# 8-bit Proprietary Microcontroller

**CMOS** 

# F<sup>2</sup>MC-8L MB89920 Series

# MB89923/925/P928/PV920

#### ■ DESCRIPTION

The MB89920 series is a line of single-chip microcontrollers using the F<sup>2</sup>MC\*-8L CPU core which can operate at low voltage but at high speed.

The microcontrollers in this series contain peripheral functions such as a PWM timer, an input capture/output compare control counter, an LCD controller/driver, an A/D converter, and a UART.

The MB89920 series can suit a wide range of applications such as analog input conversion, pulse input measurement/pulse output control, serial communications control, and display control.

\*: F2MC stands for FUJITSU Flexible Microcontroller.

#### **■ FEATURES**

- High speed processing at low voltage Minimum execution time: 0.5 us/8.0 MHz
- F<sup>2</sup>MC-8L family CPU core

Instruction set optimized for controllers

Multiplication and division instructions 16-bit arithmetic operations Test and branch instructions Bit manipulation instructions, etc.

- 8-bit PWM timer: 2 channels (also usable as a reload timer)
- 16-bit input capture: 2 channels / 16-bit output compare: 2 channels

(Continued)

### ■ PACKAGE



#### (Continued)

- 20-bit time-base counter
- UART: 1 channel (with asynchronous transfer mode and 8-bit synchronous serial mode)
- 8-bit serial interface: 1 channel (LSB first/MSB first selectability)
- 10-bit A/D converter: 8 channels
- LCD controller/driver: 28 segments × 4 commons (max. 112 pixels)
- Low-voltage detection reset
- Watchdog timer reset
- External interrupt: 4 channels

Four channels are independent and capable of wake-up from the low-power consumption mode (with edge detection function)

- Buzzer output/clock output
- Low-power consumption modes:

Stop mode (The software stops oscillation to minimize the current consumption.) Sleep mode (The CPU stops to reduce current consumption to approx. 1/3 of normal.) Hardware standby mode (The pin input stops oscillation.)

# **■ PRODUCT LINEUP**

| Part number                | MB89923                                                                                                               | MB89925                      | MB89P928                                           | MB89PV920             |  |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------------------------------|-----------------------|--|
| Parameter                  | WID03323                                                                                                              | WID03323                     | WID031 320                                         | WID091 V 320          |  |
| Classification             | Mass produc                                                                                                           | ction products               | One-time PROM                                      | Piggyback/evaluation  |  |
|                            |                                                                                                                       | M products)                  | product                                            | product               |  |
|                            | ,                                                                                                                     |                              | (for development)                                  | (for development)     |  |
| ROM size                   | 8 K × 8 bits                                                                                                          | 16 K × 8 bits                | $48 \text{ K} \times 8 \text{ bits}$               | 48 K × 8 bits         |  |
|                            | (internal mask ROM)                                                                                                   | (internal mask ROM)          | (internal PROM)                                    | (external ROM)        |  |
| RAM size                   | 256 × 8 bits                                                                                                          | 512 × 8 bits                 |                                                    | < 8 bits              |  |
| CPU functions              | Number of instr                                                                                                       |                              | 136                                                |                       |  |
|                            | Instruction bit le<br>Instruction leng                                                                                |                              | 8 bits<br>1 to 3 bytes                             |                       |  |
|                            | Data bit length:                                                                                                      | u i.                         | 1, 8, 16 bits                                      |                       |  |
|                            | Minimum execu                                                                                                         | tion time:                   | 0.5 μs/8 MHz                                       |                       |  |
|                            | Interrupt proces                                                                                                      | ssing time:                  | 4.5 μs/8 MHz                                       |                       |  |
| Ports                      | I/O ports (CMO                                                                                                        |                              |                                                    | erve as peripherals.) |  |
|                            | I/O ports (N-ch<br>Total:                                                                                             | open-drain):                 | 34 (All also serve a                               | is peripherals.)      |  |
| Options                    |                                                                                                                       | mask options                 | Set with EPROM programmer                          | None                  |  |
| 20-bit time-base timer     | <u> </u>                                                                                                              | <u>'</u>                     | ns, 16.38 ms, 65.54 ms,                            |                       |  |
| Real-time I/O              | •                                                                                                                     |                              | s, 1.0 μs, 2.0 μs, 4.0 μs)                         |                       |  |
| real time 1/0              |                                                                                                                       |                              | s, external trigger edge                           |                       |  |
|                            | Output compare: 16 bits × 2 channels                                                                                  |                              |                                                    |                       |  |
| LCD controller/driver      |                                                                                                                       |                              | able from 2 to 4 by softw                          |                       |  |
|                            | Segment ou                                                                                                            |                              | ed to ports in 4-pin unit                          | by software)          |  |
|                            | Bias power supply pins: 3                                                                                             |                              |                                                    |                       |  |
|                            | LCD display RAM size: $14 \times 8$ bits Dividing resistor for LCD driving: bult-in (external resistor selectability) |                              |                                                    |                       |  |
| 8-bit PWM timer            | Dividing roo                                                                                                          | <u> </u>                     | eload timer operation                              | oo loo labiiity j     |  |
|                            |                                                                                                                       | $s \times 2$ -channel PWM op | eration (4 cycles selecta                          |                       |  |
|                            |                                                                                                                       | -                            | n (4 oscillation clocks se                         |                       |  |
| UART                       |                                                                                                                       |                              | aud rate generator, erro                           |                       |  |
|                            |                                                                                                                       |                              | uffer, NRZ transmission<br>chronous transfer capat |                       |  |
| 8-bit serial I/O           |                                                                                                                       |                              | SB first selectability,                            | л <del>е</del>        |  |
| O-Dit Serial I/O           |                                                                                                                       | •                            | rom four transfer clocks                           |                       |  |
|                            | (one external                                                                                                         |                              | al shift clocks: 1.0 μs, 4.                        | .0 μs, 16.0 μs)       |  |
| 10-bit A/D converter       | ,                                                                                                                     |                              | on × 8 channels                                    | . ,                   |  |
|                            |                                                                                                                       |                              | time: 16.5 μs (33 instruc                          |                       |  |
|                            |                                                                                                                       |                              | : 9.0 μs (18 instruction                           |                       |  |
| \\/atabalaar timaar        | C                                                                                                                     |                              | an internal clock capab                            | ole                   |  |
| Watchdog timer Low-voltage |                                                                                                                       |                              | rox. 130 to 260 ms                                 |                       |  |
| detection reset            | Reset activation voltage: 3.0 to 4.3 V Reset release voltage: 3.1 to 4.5 V                                            |                              |                                                    |                       |  |
| Hardware standby           | Stop the clock oscillation by pin input                                                                               |                              |                                                    |                       |  |
| Buzzer/clock output        | 1 channel (output a                                                                                                   | <u> </u>                     | 2 KHz, 4 KHz, and divid                            | ded clock freauency)  |  |
| External interrupt         | · · ·                                                                                                                 |                              | falling edge selectability                         |                       |  |
| Package                    |                                                                                                                       | QFP-80                       |                                                    | MQFP-80               |  |
| Operating voltage          | 2.2 to                                                                                                                | 6.0 V*                       | 2.7 to 6.0 V*                                      | 2.7 to 6.0 V*         |  |
| EPROM for use              |                                                                                                                       |                              |                                                    | MBM27C512-20TV        |  |
|                            |                                                                                                                       |                              |                                                    | (LCC package)         |  |

<sup>\*:</sup> The minimum operating voltage varies with conditions such as the operating frequencies, functions, and development tool.

### ■ PACKAGE AND CORRESPONDING PRODUCTS

| Package     | MB89923<br>MB89925<br>MB89P928 | MB89PV920 |
|-------------|--------------------------------|-----------|
| FPT-80P-M06 | 0                              | ×         |
| MQP-80C-P01 | ×                              | 0         |

○ : Available × : Not available

Note: For more information about each package, see section "■ Package Dimensions."

### **■ DIFFERENCES AMONG PRODUCTS**

### 1. Memory Size

Before evaluating using the piggyback product, verify its differences from the product that will actually be used. Take particular care on the following points:

- The stack area, etc., is set at the upper limit of the RAM.
- The external area is used.

### 2. Current Consumption

- In the case of the MB89PV920, add the current consumed by the EPROM which is connected to the top socket.
- When operated at low speed, the product with an OTPROM (one-time PROM) or an EPROM will consume more current than the product with a mask ROM.

However, the current consumption in sleep/stop modes is the same. (For more information, see section "Electrical Characteristics.")

## 3. Mask Options

Functions that can be selected as options and how to designate these options vary by the product.

Before using options check section "■ Mask Options."

### **■ PIN ASSIGNMENT**





## • Pin assignment on package top (only for piggyback/evaluation product)

| Pin no. | Pin name           |
|---------|----------|---------|----------|---------|----------|---------|--------------------|
| 81      | N.C.     | 89      | AD2      | 97      | N.C.     | 105     | OE/V <sub>PP</sub> |
| 82      | A15      | 90      | AD1      | 98      | 04       | 106     | N.C.               |
| 83      | A12      | 91      | AD0      | 99      | O5       | 107     | A11                |
| 84      | AD7      | 92      | N.C.     | 100     | O6       | 108     | A9                 |
| 85      | AD6      | 93      | 01       | 101     | 07       | 109     | A8                 |
| 86      | AD5      | 94      | O2       | 102     | O8       | 110     | A13                |
| 87      | AD4      | 95      | O3       | 103     | CE       | 111     | A14                |
| 88      | AD3      | 96      | Vss      | 104     | A10      | 112     | Vcc                |

N.C.: Internally connected. Do not use.

(Only for piggyback/evaluation product)

# **■ PIN DESCRIPTION**

| Pin no.   | Pin name              | Circuit type | Function                                                                                                                                                                                                                         |  |
|-----------|-----------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 17        | X1                    | Α            | Clock oscillator pins                                                                                                                                                                                                            |  |
| 18        | X0                    |              |                                                                                                                                                                                                                                  |  |
| 16        | MODA                  | В            | Operation mode selection input pin Connect this pin to Vss (GND).                                                                                                                                                                |  |
| 20        | HST                   | В            | Hardware standby input pin                                                                                                                                                                                                       |  |
| 21        | RST                   | С            | Reset I/O pin This pin is an N-ch open-drain output type with a pull-up resistor, and a hysteresis input type. "L" is output from this pin by an internal reset source. The internal circuit is initialized by the input of "L". |  |
| 11,<br>12 | P90/RTO0,<br>P91/RTO1 | D            | General-purpose I/O ports A pull-up resistor option is provided. Also serve as an output compare data output.                                                                                                                    |  |
| 13        | P92/BUZ/CLK           | D            | General-purpose I/O port Also serves as a buzzer/clock output.                                                                                                                                                                   |  |
| 14        | P93/PWM0              | D            | General-purpose I/O port A pull-up resistor option is provided. Also serves as an 8-bit PWM output.                                                                                                                              |  |
| 19        | P94/PWM1              | D            | General-purpose I/O port A pull-up resistor option is provided. Also serves as an 8-bit PWM output.                                                                                                                              |  |
| 22        | P95/SCK               | E            | General-purpose I/O port A pull-up resistor option is provided. Also serves as the clock I/O (SCK) for the serial I/O. The SCK input is a hysteresis input. The output type can be switched between N-ch open-drain and CMOS.    |  |
| 23        | P96/SO                | D            | General-purpose I/O port A pull-up resistor option is provided. Also serves as the data output (SO) for the serial I/O. The output type can be switched between N-ch open-drain and CMOS.                                        |  |
| 24        | P97/SI                | E            | General-purpose I/O port A pull-up resistor option is provided. Also serves as the data input (SI) for the serial I/O.                                                                                                           |  |
| 25        | P32/UCK               | E            | General-purpose I/O port A pull-up resistor option is provided. Also serves as a UART clock I/O (UCK). The UCK input is hysteresis input. The output type can be switched between N-ch open-drain and CMOS.                      |  |
| 26        | P31/UO                | D            | General-purpose I/O port A pull-up resistor option is provided. Also serves as a UART data output (UO). The output type can be switched between N-ch open-drain and CMOS.                                                        |  |

(Continued)

# (Continued)

| Pin no.   | Pin name                  | Circuit<br>type | Function                                                                                                                                     |  |
|-----------|---------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| 27        | P30/UI                    | Е               | General-purpose I/O port A pull-up resistor option is provided. Also serves as a UART data input (UI).                                       |  |
| 28 to 31  | P27 to P24                | D               | General-purpose I/O ports A pull-up resistor option is provided.                                                                             |  |
| 32        | P23/RTI1                  | E               | General-purpose I/O port A pull-up resistor option is provided. Also serves as an input capture data input.                                  |  |
| 33,<br>34 | P22,<br>P21               | D               | General-purpose I/O ports A pull-up resistor option is provided.                                                                             |  |
| 35        | P20/RTI0                  | E               | General-purpose I/O port A pull-up resistor option is provided. Also serves as an input capture data input.                                  |  |
| 36 to 39  | P07 to P04                | D               | General-purpose I/O ports A pull-up resistor options is provided.                                                                            |  |
| 40 to 43  | P03/INT3 to<br>P00/INT0   | E               | General-purpose I/O ports A pull-up resistor options is provided. Also serve as an external interrupt input (INT0 to INT3).                  |  |
| 44 to 51  | P17/AN7 to<br>P10/AN0     | G               | CMOS I/O ports Also serve as an A/D converter analog input.                                                                                  |  |
| 57,<br>58 | P45/V2,<br>P44/V1         | F               | LCD driving power supply pins These pins can be used as an N-ch open-drain general-purpose I/O when not used as an LCD driving power supply. |  |
| 59 to 62  | P43/COM3 to<br>P40/COM0   | F               | LCD common output pins These pins can be used as an N-ch open-drain general-purpose I/O when not used as an LCD common output.               |  |
| 63 to 70  | P50/SEG0 to<br>P57/SEG7   | F               | LCD segment output pins These pins can be used as an N-ch open-drain general-purpose I/O when not used as an LCD segment output.             |  |
| 71 to 78  | P60/SEG8 to<br>P67/SEG15  | F               | LCD segment output pins These pins can be used as an N-ch open-drain general-purpose I/O when not used as an LCD segment output.             |  |
| 79,<br>80 | P70/SEG16,<br>P71/SEG17   | F               | LCD segment output pins These pins can be used as an N-ch open-drain general-purpose I/O when not used as an LCD segment output.             |  |
| 1 to 6    | P72/SEG18 to<br>P77/SEG23 | F               | LCD segment output pins These pins can be used as an N-ch open-drain general-purpose I/O when not used as an LCD segment output.             |  |
| 7 to 11   | P80/SEG24 to<br>P83/SEG27 | F               | LCD segment output pins These pins can be used as an N-ch open-drain general-purpose I/O when not used as an LCD segment output.             |  |
| 52        | AVss                      | _               | A/D converter power supply (GND) pin                                                                                                         |  |
| 53        | AVR                       | _               | A/D converter reference power supply pin                                                                                                     |  |
| 54        | AVcc                      |                 | A/D converter power supply pin                                                                                                               |  |
| 55        | Vcc                       | _               | Power supply pin                                                                                                                             |  |
| 56        | V3                        | _               | LCD driving power supply pin                                                                                                                 |  |
| 15        | Vss                       | _               | Power supply (GND) pin                                                                                                                       |  |

# • External EPROM pins (the MB89PV920 only)

| Pin no.                                            | Pin name                                             | I/O | Function                                              |
|----------------------------------------------------|------------------------------------------------------|-----|-------------------------------------------------------|
| 82<br>83<br>84<br>85<br>86<br>87<br>88<br>89<br>90 | A15<br>A12<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1 | O   | Address output pins                                   |
| 93<br>94<br>95                                     | O1<br>O2<br>O3                                       | I   | Data input pins                                       |
| 96                                                 | Vss                                                  | 0   | Power supply (GND) pin                                |
| 98<br>99<br>100<br>101<br>102                      | O4<br>O5<br>O6<br>O7<br>O8                           | ı   | Data input pins                                       |
| 103                                                | CE                                                   | 0   | ROM chip enable pin Outputs "H" during standby.       |
| 104                                                | A10                                                  | 0   | Address output pin                                    |
| 105                                                | OE/V <sub>PP</sub>                                   | 0   | ROM output enable pin Outputs "L" at all times.       |
| 107<br>108<br>109                                  | A11<br>A9<br>A8                                      | 0   | Address output pins                                   |
| 110                                                | A13                                                  | 0   | Address output pin                                    |
| 111                                                | A14                                                  | 0   | Address output pin                                    |
| 112                                                | Vcc                                                  | 0   | EPROM power supply pin                                |
| 81<br>92<br>97<br>106                              | N.C.                                                 | _   | Internally connected pins Be sure to leave them open. |

## **■ I/O CIRCUIT TYPE**



(Continued)

# (Continued)



#### **■ HANDLING DEVICES**

### 1. Preventing Latchup

Latchup may occur on CMOS ICs if voltage higher than V<sub>CC</sub> or lower than V<sub>SS</sub> is applied to input and output pins other than medium- to high-voltage pins or if higher than the voltage which shows on "1. Absolute Maximum Ratings" in section "■ Electrical Characteristics" is applied between V<sub>CC</sub> and V<sub>SS</sub>.

When latchup occurs, power supply current increases rapidly and might thermally damage elements. When using, take great care not to exceed the absolute maximum ratings.

Also, take care to prevent the analog power supply (AVcc and AVR) and analog input from exceeding the digital power supply (Vcc) when the analog system power supply is turned on and off.

### 2. Treatment of Unused Input Pins

Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistor.

# 3. Treatment of Power Supply Pins on Microcontrollers with A/D and D/A Converters

Connect to be AVcc = DAVC = Vcc and AVss = AVR = Vss even if the A/D and D/A converters are not in use.

#### 4. Treatment of N.C. Pins

Be sure to leave (internally connected) N.C. pins open.

## 5. Power Supply Voltage Fluctuations

Although Vcc power supply voltage is assured to operate within the rated range, a rapid fluctuation of the voltage could cause malfunctions, even if it occurs within the rated range. Stabilizing voltage supplied to the IC is therefore important. As stabilization guidelines, it is recommended to control power so that Vcc ripple fluctuations (P-P value) will be less than 10% of the standard Vcc value at the commercial frequency (50 to 60 Hz) and the transient fluctuation rate will be less than 0.1 V/ms at the time of a momentary fluctuation such as when power is switched.

### 6. Precautions when Using an External Clock

Even when an external clock is used, oscillation stabilization time is required for power-on reset (optional) and wake-up from stop mode.

### ■ PROGRAMMING TO THE EPROM ON THE MB89P928

The MB89P928 is an OTPROM version of the MB89920 series.

#### 1. Features

- 48-Kbyte PROM on chip
- Options can be set using the EPROM programmer.
- Equivalency to the MBM27C1001A in EPROM mode (when programmed with the EPROM programmer)

## 2. Memory Space

Memory space in the EPROM mode is diagrammed below.



## 3. Programming to the EPROM

In EPROM mode, the MB89P928 functions equivalent to the MBM27C1001A. This allows the PROM to be programmed with a general-purpose EPROM programmer (the electronic signature mode cannot be used) by using the dedicated socket adapter.

## • Programming procedure

- (1) Set the EPROM programmer to the MBM27C1001A.
- (2) Load program data into the EPROM programmer at 0FE4H to FFFFH.
- (3) Program with the EPROM programmer.

## 4. Recommended Screening Conditions

High-temperature aging is recommended as the pre-assembly screening procedure for a product with a blanked OTPROM microcomputer program.



## 5. Programming Yield

All bits cannot be programmed at Fujitsu shipping test to a blanked OTPROM microcomputer, due to its nature. For this reason, a programming yield of 100% cannot be assured at all times.

#### 6. EPROM Programmer Socket Adapter

| Package     | Compatible socket adapter |
|-------------|---------------------------|
| FPT-80P-M06 | ROM-80QF-32DP-8LA         |

Inquiry: Sun Hayato Co., Ltd.: TEL 81-3-3802-5760

Note: Depending on the EPROM programmer, inserting a capacitor of about 0.1 μF between V<sub>PP</sub> and V<sub>SS</sub> or V<sub>CC</sub> and V<sub>SS</sub> can stabilize programming operations.

## 7. PROM Option Bit Map

|                   | Bit 7                             | Bit 6                             | Bit 5                                       | Bit 4                                     | Bit 3                             | Bit 2                             | Bit 1                                 | Bit 0                                   |
|-------------------|-----------------------------------|-----------------------------------|---------------------------------------------|-------------------------------------------|-----------------------------------|-----------------------------------|---------------------------------------|-----------------------------------------|
| 0FE4н             | Vacancy<br>Readable               | Vacancy<br>Readable               | Vacancy<br>Readable                         | Oscillation stabilization time 1: Crystal | Reset pin output 1: Yes           | Power-on reset                    | Vacancy<br>Readable                   | Vacancy<br>Readable                     |
|                   | readable                          | INCAGABIC                         | rcadabic                                    | 0: Ceramic                                | 0: No                             | 0: No                             | readable                              | rcadabic                                |
| 0FE8н             | P07<br>Pull-up<br>1: No<br>0: Yes | P06<br>Pull-up<br>1: No<br>0: Yes | P05<br>Pull-up<br>1: No<br>0: Yes           | P04<br>Pull-up<br>1: No<br>0: Yes         | P03<br>Pull-up<br>1: No<br>0: Yes | P02<br>Pull-up<br>1: No<br>0: Yes | P01<br>Pull-up<br>1: No<br>0: Yes     | P00<br>Pull-up<br>1: No<br>0: Yes       |
| 0FEC <sub>H</sub> | P27<br>Pull-up<br>1: No<br>0: Yes | P26<br>Pull-up<br>1: No<br>0: Yes | P25<br>Pull-up<br>1: No<br>0: Yes           | P24<br>Pull-up<br>1: No<br>0: Yes         | P23<br>Pull-up<br>1: No<br>0: Yes | P22<br>Pull-up<br>1: No<br>0: Yes | P21<br>Pull-up<br>1: No<br>0: Yes     | P20<br>Pull-up<br>1: No<br>0: Yes       |
| 0FF0н             | Vacancy<br>Readable               | Vacancy<br>Readable               | Vacancy<br>Readable                         | Vacancy<br>Readable                       | Vacancy<br>Readable               | P32<br>Pull-up<br>1: No<br>0: Yes | P31<br>Pull-up<br>1: No<br>0: Yes     | P30<br>Pull-up<br>1: No<br>0: Yes       |
| 0FF4н             | P97<br>Pull-up<br>1: No<br>0: Yes | P96<br>Pull-up<br>1: No<br>0: Yes | P95<br>Pull-up<br>1: No<br>0: Yes           | P94<br>Pull-up<br>1: No<br>0: Yes         | P93<br>Pull-up<br>1: No<br>0: Yes | P92<br>Pull-up<br>1: No<br>0: Yes | P91<br>Pull-up<br>1: No<br>0: Yes     | P90<br>Pull-up<br>1: No<br>0: Yes       |
|                   | Vacancy                           | Vacancy                           | WDT/low-                                    | Low-voltage de                            | etection voltage                  | Low-voltage                       | Low-voltage                           | Watchdog                                |
| 0FF8⊦             | Readable                          | Readable                          | voltage control 1: Register 0: Option EPROM | 00: —<br>10: 3.6 V                        | 01: 3.3 V<br>11: 4.0 V            | reset<br>1: Yes<br>0: No          | detection  1: Automatic 0: Prohibited | timer (WDT)  1: Automatic 0: Prohibited |
| 0FFCн             | Vacancy<br>Readable               | Vacancy<br>Readable               | Vacancy<br>Readable                         | Vacancy<br>Readable                       | Vacancy<br>Readable               | Vacancy<br>Readable               | Vacancy<br>Readable                   | Vacancy<br>Readable                     |

Notes: • Set each bit to 1 to erase.

• Do not write 0 to the vacant bit.

The read value of the vacant bit is 1, unless 0 is written to it.

• Write the same value as each option register to the 3-byte vacant address that follows above option registers.

Example: In the case of 0FE4H, write the same value to 0FE5H, 0FE6H and 0FF7H.

• This optional information is taken into the OTPROM while the oscillation is being reset. Therefore, if the hardware state is initially shifted to standby state after the power supply is turned on, the optional information will not be valid during the transition (in a state of the initial value 1).

After the hardware standby state is cleared, the oscillation starts and the optional information becomes valid.

Note that if the hardware is shifted to the standby or stop state in the course of a normal operation (oscillation), the contents of the optional register are valid since the option data has already been taken into the OTPROM.

### ■ PROGRAMMING TO THE EPROM WITH PIGGYBACK/EVALUATION DEVICE

### 1. EPROM for Use

MBM27C512-20TV

## 2. Programming Socket Adapter

To program to the PROM using an EPROM programmer, use the socket adapter (manufacturer: Sun Hayato Co., Ltd.) listed below.

| Package           | Adapter socket part number |
|-------------------|----------------------------|
| LCC-32(Rectangle) | ROM-32LC-28DP-YG           |
| LCC-32(Square)    | ROM-32LC-28DP-S            |

Inquiry: Sun Hayato Co., Ltd.: TEL 81-3-3802-5760

## 3. Memory Space

Memory space in each mode is diagrammed below.



# 4. Programming to the EPROM

- (1) Set the EPROM programmer to the MBM27C512.
- (2) Load program data into the EPROM programmer at 4000H to FFFFH.
- (3) Program to 4000H to FFFFH with the EPROM programmer.

### **■ BLOCK DIAGRAM**



### **■ CPU CORE**

## 1. Memory Space

The microcontrollers of the MB89920 series offer a memory space of 64 Kbytes for storing all of I/O, data, and program areas. The I/O area is located at the lowest address. The data area is provided immediately above the I/O area. The data area can be divided into register, stack, and direct areas according to the application. The program area is located at exactly the opposite end, that is, near the highest address. Provide the tables of interrupt reset vectors and vector call instructions toward the highest address within the program area. The memory space of the MB89920 series is structured as illustrated below.



## 2. Registers

The F<sup>2</sup>MC-8L family has two types of registers; dedicated registers in the CPU and general-purpose registers in the memory. The following dedicated registers are provided:

Program counter (PC): A 16-bit register for indicating instruction storage positions

Accumulator (A): A 16-bit temporary register for storing arithmetic operations, etc. When the

instruction is an 8-bit data processing instruction, the lower byte is used.

Temporary accumulator (T): A 16-bit register which performs arithmetic operations with the accumulator

When the instruction is an 8-bit data processing instruction, the lower byte is used.

Index register (IX): A 16-bit register for index modification

Extra pointer (EP): A 16-bit pointer for indicating a memory address

Stack pointer (SP): A 16-bit register for indicating a stack area

Program status (PS): A 16-bit register for storing a register pointer, a condition code



The PS can further be divided into higher 8 bits for use as a register bank pointer (RP) and the lower 8 bits for use as a condition code register (CCR). (See the diagram below.)



The RP indicates the address of the register bank currently in use. The relationship between the pointer contents and the actual address is based on the conversion rule illustrated below.



The CCR consists of bits indicating the results of arithmetic operations and the contents of transfer data and bits for control of CPU operations at the time of an interrupt.

- H-flag: Set when a carry or a borrow from bit 3 to bit 4 occurs as a result of an arithmetic operation. Cleared otherwise. This flag is for decimal adjustment instructions.
- I-flag: Interrupt is allowed when this flag is set to 1. Interrupt is prohibited when the flag is set to 0. Set to 0 when reset.
- IL1, 0: Indicates the level of the interrupt currently allowed. Processes an interrupt only if its request level is higher than the value indicated by this bit.

| IL1 | IL0 | Interrupt level | High-low           |
|-----|-----|-----------------|--------------------|
| 0   | 0   | 1               | High               |
| 0   | 1   | I               | <b>†</b>           |
| 1   | 0   | 2               | ļ                  |
| 1   | 1   | 3               | Low = no interrupt |

- N-flag: Set if the MSB is set to 1 as the result of an arithmetic operation. Cleared when the bit is set to 0.
- Z-flag: Set when an arithmetic operation results in 0. Cleared otherwise.
- V-flag: Set if the complement on 2 overflows as a result of an arithmetic operation. Reset if the overflow does not occur.
- C-flag: Set when a carry or a borrow from bit 7 occurs as a result of an arithmetic operation. Cleared otherwise. Set to the shift-out value in the case of a shift instruction.

The following general-purpose registers are provided:

General-purpose registers: An 8-bit register for storing data

The general-purpose registers are 8 bits and located in the register banks of the memory. One bank contains eight registers and up to a total of 16 banks can be used on the MB89925. Up to a total of 16 banks can be used on the MB89923. The bank currently in use is indicated by the register bank pointer (RP).

Note: The number of register banks that can be used varies with the RAM size.



# ■ I/O MAP

| Address      | Read/write | Register | Register description                         | Intial value      |  |
|--------------|------------|----------|----------------------------------------------|-------------------|--|
| 00н          | (R/W)      | PDR0     | Port 0 data register                         | XXXX XXXXB        |  |
| 01н          | (W)        | DDR0     | Port 0 data direction register               | 0000 0000B        |  |
| 02н          | (R/W)      | PDR1     | Port 1 data register                         | XXXX XXXXB        |  |
| 03н          | (W)        | DDR1     | Port 1 data direction register               | 0000 0000B        |  |
| 04н          | Vacancy    |          |                                              |                   |  |
| 05н          | Vacancy    |          |                                              |                   |  |
| 06н          |            |          | Vacancy                                      |                   |  |
| 07н          |            |          | Vacancy                                      |                   |  |
| 08н          | (R/W)      | STBC     | Standby control register                     | 0001 XXXXB        |  |
| 09н          | (R/W)      | WDTE     | Watchdog timer control register              | XXXX XXXXB        |  |
| ОАн          | (R/W)      | TBCR     | Time-base timer control register             | X X X 0 0 0 0 0 B |  |
| 0Вн          | (R/W)      | LVRC     | Low-voltage detection reset control register | 0 X 1 1 X 0 0 X B |  |
| 0Сн          | (R/W)      | PDR3     | Port 3 data/peripheral I/O control register  | 0000 - X X X B    |  |
| 0Дн          | (W)        | DDR3     | Port 3 data direction register               | 0 0 0 B           |  |
| 0Ен          | (R/W)      | PDR4     | Port 4 data register                         | 11 1111B          |  |
| 0Fн          | (R/W)      | PDR5     | Port 5 data register                         | 11111111B         |  |
| 10н          | (R/W)      | PDR6     | Port 6 data register                         | 1111111B          |  |
| 11н          | (R/W)      | PDR7     | Port 7 data register                         | 1111111B          |  |
| 12н          | (R/W)      | PDR8     | Port 8 data register                         | 1111B             |  |
| 13н          | (R/W)      | PDR9     | Port 9 data register                         | XXXX XXXXB        |  |
| 14н          | (W)        | DDR9     | Port 9 data direction register               | 0000 0000B        |  |
| 15н          | (R/W)      | PDR2     | Port 2 data register                         | XXXX XXXXB        |  |
| 16н          | (R/W)      | DDR2     | Port 2 data direction register               | 0000 0000B        |  |
| 17н          | (R/W)      | BUZR     | Buzzer control register                      | X X X X 0 0 0 0 B |  |
| 18н          | (R/W)      | ADC1     | AD converter control register 1              | 0000 0000B        |  |
| 19н          | (R/W)      | ADC2     | AD converter control register 2              | X0000001B         |  |
| 1Ан          | (R/W)      | ADCH     | AD converter data register "H"               | X X B             |  |
| 1Вн          | (R/W)      | ADCL     | AD converter data register "L"               | XXXX XXXXB        |  |
| 1Сн          | (R/W)      | SMR      | Serial mode register                         | 0000 0000B        |  |
| 1Dн          | (R/W)      | SDR      | Serial data register                         | XXXX XXXXB        |  |
| 1Ен          |            |          | Vacancy                                      | 1                 |  |
| 1 <b>F</b> н | (W)        | ICR1     | Port 1 input control register                | 0000 0000B        |  |

-: Unused X: Undefined (Continued)

Note: Do not use vacancies

| Address         | Read/write | Register | Register description                       | Initial value |  |
|-----------------|------------|----------|--------------------------------------------|---------------|--|
| 20н             | (R/W)      | CNTR1    | PWM timer control register 1               | 0000 0000B    |  |
| 21н             | (R/W)      | CNTR2    | PWM timer control register 2 0 0 0 0 0 0 0 |               |  |
| 22н             | (R/W)      | CNTR3    | PWM timer control register 3               | 000X 0000B    |  |
| 23н             | (W)        | COMR2    | PWM timer compare register 2               | XXXX XXXXB    |  |
| 24н             | (W)        | COMR1    | PWM timer compare register 1               | XXXX XXXXB    |  |
| 25н             | Vacancy    |          |                                            |               |  |
| 26н             |            |          | Vacancy                                    |               |  |
| 27н             |            |          | Vacancy                                    |               |  |
| 28н             | (R/W)      | TMCR     | Timer control register                     | 00XX 0000B    |  |
| 29н             | (R)        | TCHR     | Timer count register (H)                   | 0000 0000B    |  |
| 2Ан             | (R)        | TCLR     | Timer count register (L)                   | 0000 0000B    |  |
| 2Вн             | (R/W)      | OPCR     | Output control register                    | 0000 0000 B   |  |
| 2Сн             | (R/W)      | CPR0H    | Output compare register 0 (H)              | 0000 0000B    |  |
| 2Dн             | (R/W)      | CPR0L    | Output compare register 0 (L)              | 0000 0000 B   |  |
| 2Ен             | (R/W)      | CPR1H    | Output compare register 1 (H)              | 0000 0000 B   |  |
| 2F <sub>H</sub> | (R/W)      | CPR1L    | Output compare register 1 (L)              | 0000 0000B    |  |
| 30н             | (R/W)      | ICCR     | Input capture control register             | X000 X000B    |  |
| 31н             | (R/W)      | ICIC     | Input capture interrupt control register   | X0000X00B     |  |
| 32н             | (R)        | ICR0H    | Input capture register 0 (H)               | XXXX XXXXB    |  |
| 33н             | (R)        | ICR0L    | Input capture register 0 (L)               | XXXX XXXXB    |  |
| 34н             | (R)        | ICR1H    | Input capture register 1 (H)               | XXXX XXXXB    |  |
| 35н             | (R)        | ICR1L    | Input capture register 1 (L)               | XXXX XXXXB    |  |
| 36н             |            |          | Vacancy                                    | ,             |  |
| 37н             |            |          | Vacancy                                    |               |  |
| 38н             | (R/W)      | EIC1     | External interrupt control register 1      | 0000 0000B    |  |
| 39н             | (R/W)      | EIC2     | External interrupt control register 2      | 0000 0000B    |  |
| ЗАн             |            |          | Vacancy                                    |               |  |
| 3Вн             |            |          | Vacancy                                    |               |  |
| 3Сн             |            |          | Vacancy                                    |               |  |
| 3Dн             |            |          | Vacancy                                    |               |  |
| 3Ен             | Vacancy    |          |                                            |               |  |
| 3Fн             |            |          | Vacancy                                    |               |  |

-: Unused X: Undefined (Continued)

Note: Do not use vacancies

# (Continued)

| Address         | Read/write | Register     | Register description                                          | Initial value            |  |  |  |
|-----------------|------------|--------------|---------------------------------------------------------------|--------------------------|--|--|--|
| 40н             | (R/W)      | USMR         | UART mode register                                            | 0000 0000B               |  |  |  |
| 41н             | (R/W)      | USCR         | UART control register                                         | 0000 0000B               |  |  |  |
| 42н             | (R/W)      | USTR         | UART status register                                          | 00001XXXB                |  |  |  |
| 43н             | (R)<br>(W) | RXDR<br>TXDR | UART receiver data register<br>UART transmitter data register | XXXX XXXXB<br>XXXX XXXXB |  |  |  |
| 44н             |            |              | Vacancy                                                       |                          |  |  |  |
| 45н             | (R/W)      | RRDR         | Baud rate generator/reload data register                      | XXXX XXXXB               |  |  |  |
| 46н             |            |              | Vacancy                                                       |                          |  |  |  |
| 47н             |            | Vacancy      |                                                               |                          |  |  |  |
| 48 to 5Fн       |            |              | Vacancy                                                       |                          |  |  |  |
| 60 to 6Dн       | (R/W)      | VRAM         | Display data RAM                                              | XXXX XXXXB               |  |  |  |
| 70н             | (R/W)      | LCR1         | LCD controller/driver control register 1                      | 0000 0000B               |  |  |  |
| 71н             | (R/W)      | LCR2         | LCD controller/driver control register 2                      | 0 0 0 B                  |  |  |  |
| 72н             | (R/W)      | LCR3         | LCD controller/driver control register 3                      | 0000 0000B               |  |  |  |
| 73 to 7Вн       |            |              | Vacancy                                                       |                          |  |  |  |
| 7Сн             | (W)        | ILR1         | Interrupt level setting register 1                            | 11111111B                |  |  |  |
| 7Dн             | (W)        | ILR2         | Interrupt level setting register 2                            | 11111111B                |  |  |  |
| 7Ен             | (W)        | ILR3         | Interrupt level setting register 3                            | 11111111B                |  |  |  |
| 7F <sub>H</sub> |            |              | Vacancy                                                       |                          |  |  |  |

-: Unused X: Undefined

Note: Do not use vacancies

### **■ ELECTRICAL CHARACTERISTICS**

## 1. Absolute Maximum Ratings

(Vss = 0.0 V)

| Doromotor                              | Symbol          | Va        | lue       | Unit | Remarks                                                                                 |
|----------------------------------------|-----------------|-----------|-----------|------|-----------------------------------------------------------------------------------------|
| Parameter                              | Symbol          | Min.      | Max.      | Unit | Remarks                                                                                 |
|                                        | Vcc             | Vss - 0.3 | Vss + 7.0 | V    |                                                                                         |
| Power supply voltage                   | AVcc            | Vss - 0.3 | Vcc + 0.3 | V    | *1                                                                                      |
|                                        | AVR             | Vss-0.3   | Vss + 7.0 | V    | AVR must not exceed AVcc + 0.3 V.                                                       |
| LCD power supply voltage               | V1 to V3        | Vss-0.3   | Vss + 7.0 | V    | V1 ≤ V2 ≤ V3 *2                                                                         |
| Input voltage                          | Vıı             | Vss - 0.3 | Vcc + 0.3 | V    |                                                                                         |
|                                        | Vo <sub>1</sub> | Vss-0.3   | Vcc + 0.3 | V    | P00 to P07, P10 to P17, P20 to P27, P30 to P32, P90 to P97                              |
| Output voltage                         | Vo2             | Vss-0.3   | Vss + 7.0 | V    | P40 to P45, P50 to P57, P60 to P67, P70 to P77, P80 to P83 Must not exceed "V3 + 0.3 V" |
| "L" level maximum output current       | Іоь             | _         | 20        | mA   | Peak value                                                                              |
| "L" level average output current       | lolav           | _         | 4         | mA   | Average value                                                                           |
| "L" level total maximum output current | ∑lo∟            | _         | 100       | mA   | Peak value                                                                              |
| "L" level total average output current | $\Sigma$ lolav  |           | 40        | mA   | Average value                                                                           |
| "H" level maximum output current       | Іон             | _         | -20       | mA   | Peak value                                                                              |
| "H" level average output current       | <b>І</b> онаv   | _         | -4        | mA   | Average value                                                                           |
| "H" level total maximum output current | ∑Іон            | _         | -50       | mA   | Peak value                                                                              |
| "H" level total average output current | $\Sigma$ lohav  | _         | -20       | mA   | Average value                                                                           |
| Power consumption                      | PD              | _         | 300       | mW   |                                                                                         |
| Operating temperature                  | TA              | -40       | +85       | °C   |                                                                                         |
| Storage temperature                    | Tstg            | -55       | +150      | °C   |                                                                                         |

<sup>\*1:</sup> Use AVcc and Vcc set at the same voltage.

Take care so that AVcc does not exceed Vcc, such as when power is turned on.

Precautions: Permanent device damage may occur if the above "Absolute Maximum Ratings" are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

<sup>\*2:</sup> Vcc must not exceed V3.

## 2. Recommended Operating Conditions

(Vss = 0.0 V)

| Parameter                             | Symbol   | Va    | lue       | Unit  | Remarks                            |
|---------------------------------------|----------|-------|-----------|-------|------------------------------------|
| rarameter                             | Syllibol | Min.  | Max.      | Oilit | Remarks                            |
|                                       |          | 2.2*1 | 6.0       | V     | Normal operation assurance range   |
| Power supply voltage                  | Vcc      | 2.7*1 | 6.0       | V     | MB89PV920/P928                     |
|                                       |          | 1.5   | 6.0       | V     | Retains the RAM state in stop mode |
| A/D converter reference input voltage | AVR      | 3.0   | AVcc      | V     |                                    |
| LCD power supply voltage              | V1 to V3 | Vss   | Vss + 6.0 | V     | V1 ≤ V2 ≤ V3*²                     |
| Operating temperature                 | TA       | -40   | +85       | °C    |                                    |

<sup>\*1:</sup> These values vary with the operating frequency, instruction cycle, and analog assurance range. See Figure 1 and "5. A/D Converter Electrical Characteristics."

<sup>\*2:</sup> Vcc must not exceed V3.



Figure 1 Operating Voltage vs. Clock Operating Frequency

Figure 1 indicates the operating frequency of the external oscillator at an instruction cycle of 4/Fc. Since the operating voltage range is dependent on the instruction cycle, see minimum execution time if the operating speed is switched using a gear.

## 3. DC Characteristics

 $(Vcc = 5.0 \text{ V}, Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

|                                                           |                  | D:                                                                                                                                          |                                           | (100      | Value | 0.0 1,    |      | 40°C 10 +65°C                               |
|-----------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------|-------|-----------|------|---------------------------------------------|
| Parameter                                                 | Symbol           | Pin                                                                                                                                         | Condition                                 | Min.      | Тур.  | Max.      | Unit | Remarks                                     |
| "H" level input voltage                                   | Vін              | P00 to P07, P10 to P17,<br>P20 to P27, P30 to P32,<br>P40 to P45, P50 to P57,<br>P60 to P67, P70 to P77,<br>P80 to P83, P90 to P97          | _                                         | 0.7 Vcc   | _     | Vcc + 0.3 | V    |                                             |
|                                                           | Vihs             | RST, MODA, HST                                                                                                                              | _                                         | 0.8 Vcc   | _     | Vcc + 0.3 | V    | Peripheral input of the port 0, 2, 3, and 9 |
| "L" level input voltage                                   | VIL              | P00 to P07, P10 to P17,<br>P20 to P27, P30 to P32,<br>P40 to P45, P50 to P57,<br>P60 to P67, P70 to P77,<br>P80 to P83, P90 to P97          | _                                         | Vss - 0.3 | _     | 0.3 Vcc   | V    |                                             |
|                                                           | VILS             | RST, MODA, HST                                                                                                                              | _                                         | Vss - 0.3 | _     | 0.2 Vcc   | V    | Peripheral input of the port 0, 2, 3, and 9 |
| Open-drain output pin application voltage                 | VD               | P40 to P45, P50 to P57,<br>P60 to P67, P70 to P77,<br>P80 to P83 <sup>-1</sup>                                                              | _                                         | Vss - 0.3 | _     | Vss + 6.0 | V    |                                             |
| "H" level output<br>voltage                               | V <sub>OH1</sub> | P00 to P07, P10 to P17, P30 to P32, P90 to P97                                                                                              | Iон = −2.0 mA                             | 4.0       | _     | _         | V    |                                             |
| voltage                                                   | V <sub>OH2</sub> | P20 to P27                                                                                                                                  | Iон = −5.0 mA                             | 2.4       | _     | _         | V    |                                             |
| "L" level output<br>voltage                               | Vol1             | P00 to P07, P10 to P17,<br>P30 to P32, P40 to P45,<br>P50 to P57, P60 to P67,<br>P70 to P77, P80 to P83,<br>P90 to P97                      | loL = 4.0 mA                              | _         | _     | 0.4       | V    |                                             |
|                                                           | V <sub>OL2</sub> | P20 to P27                                                                                                                                  | IoL = 5.0 mA                              | _         | _     | 0.4       | V    |                                             |
|                                                           | V <sub>OL3</sub> | RST                                                                                                                                         | IoL = 4.0 mA                              | _         | _     | 0.4       | V    |                                             |
| Input leakage current<br>(Hi-z output leakage<br>current) | IL11             | P00 to P07, P10 to P17,<br>P20 to P27, P30 to P32,<br>P40 to P45, P50 to P57,<br>P60 to P67, P70 to P77,<br>P80 to P83, P90 to P97,<br>MODA | 0.45 V < V <sub>I</sub> < V <sub>CC</sub> | _         | _     | ±5        | μА   | Without pull-up resistor                    |
| Pull-up resistance                                        | Rpulu            | P00 to P07, P20 to P27,<br>P30 to P32, P90 to P97                                                                                           | V <sub>I</sub> = 0.0 V                    | 25        | 50    | 100       | kΩ   | Without pull-up resistor                    |

(Continued)

 $(V_{CC} = 5.0 \text{ V}, V_{SS} = 0.0 \text{ V}, T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

|                                       |             |                                     |                                                                | ( V CC | = 3.0 v, v | SS = 0.0 V | , IA – – | 40°C to +85°C                   |
|---------------------------------------|-------------|-------------------------------------|----------------------------------------------------------------|--------|------------|------------|----------|---------------------------------|
| Parameter                             | Symbol      | Pin                                 | Condition                                                      |        | Value      |            | Unit     | Remarks                         |
| i arameter                            | Syllibol    |                                     | Condition                                                      | Min.   | Тур.       | Max.       | Oilit    | Remarks                         |
|                                       | Icc         |                                     | Vcc = 5.0 V                                                    | _      | 12         | 20         | mA       | $t_{\text{inst}} = 0.5 \ \mu s$ |
|                                       | Iccs        | Vcc                                 | Vcc = 5.0 V                                                    |        | 3          | 7          | mA       | Sleep mode                      |
| ICC                                   | iccs        | VCC                                 | VCC = 3.0 V                                                    |        | 3          | ,          | ША       | $t_{inst} = 0.5 \mu s$          |
|                                       | Іссн        |                                     | T <sub>A</sub> = +25°C                                         | _      | _          | 1          | μΑ       | Stop mode                       |
| Power supply current <sup>2</sup>     | / IA        |                                     | when A/D conversion is activated                               | _      | 6          | 8          | mA       |                                 |
|                                       | <b>І</b> ан | AVcc                                | when A/D<br>conversion is<br>stopped<br>T <sub>A</sub> = +25°C | _      | _          | 1          | μА       |                                 |
| LCD divided resistance                | RLCD        | Between V3 and Vss                  |                                                                | 200    | 300        | 450        | kΩ       |                                 |
| COM0 to 3 output impedance            | Rусом       | COM0 to 3                           | V1 to V 3 = 5.0 V                                              | _      | _          | 2.5        | kΩ       |                                 |
| SEG0 to 27 output impedance           | Rvseg       | SEG0 to 27                          | V1 to V 3 = 5.0 V                                              | _      | _          | 15         | kΩ       |                                 |
| LCD controller/driver leakage current | ILCDL       | V1 to V3, COM0 to 3,<br>SEG0 to 27  | V1 to V 3 = 5.0 V                                              | _      | _          | ±1         | μА       |                                 |
| Input capacitance                     | Cin         | Other than AVcc, AVss, Vcc, and Vss | f = 1 MHz                                                      | _      | 10         | _          | pF       |                                 |

<sup>\*1:</sup> V<sub>D</sub> must not exceed V3.

Note: For pins which serve as the LCD and ports (P40 to P45, P50 to P57, P60 to P67, P70 to P77, and P80 to P83), see the port parameter when these pins are used as ports and the LCD parameter when they are used as LCD pins.

<sup>\*2:</sup> The measurement conditions of power supply current are as follows: the external clock and  $T_A = +25$ °C. In the case of the MB89PV920, the current consumed by the connected EPROM and ICE is not included.

### 4. AC Characteristics

## (1) Reset Timing

 $(AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter           | Symbol        | Condition | Value    |      | Unit | Remarks |
|---------------------|---------------|-----------|----------|------|------|---------|
| Parameter           | Symbol        | Condition | Min.     | Max. | Onn  | Remarks |
| RST "L" pulse width | <b>t</b> zlzh | _         | 48 thcyl | _    | ns   |         |



## (2) Power-on Reset

 $(AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter                 | Symbol     | Condition | Va   | lue | Unit  | Remarks                      |  |
|---------------------------|------------|-----------|------|-----|-------|------------------------------|--|
| Farameter                 | Syllibol   | Condition | Min. |     | Oilit | Remarks                      |  |
| Power supply rising time  | <b>t</b> R |           | _    | 50  | ms    | Power-on reset function only |  |
| Power supply cut-off time | toff       |           | 1    | _   | ms    | Due to repeated operations   |  |

Note: Make sure that power supply rises within the selected oscillation stabilization time.

If power supply voltage needs to be varied in the course of operation, a smooth voltage rise is recommended.



# (3) Clock Timing

 $(AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter                       | Symbol     | Pin    | Condition | Va   | lue  | Unit  | Remarks        |  |
|---------------------------------|------------|--------|-----------|------|------|-------|----------------|--|
| Farameter                       | Symbol     | FIII   | Condition | Min. | Max. | Ollit |                |  |
| Clock frequency                 | Fc         | X0, X1 |           | 1    | 8    | MHz   |                |  |
| Clock cycle time                | txcyL      | X0, X1 |           | 125  | 1000 | ns    |                |  |
| Input clock pulse width         | Pwh<br>PwL | X0     | _         | 20   |      | ns    | External clock |  |
| Input clock rising/falling time | tcr<br>tcr | X0     |           | _    | 10   | ns    | External clock |  |



# (4) Instruction Cycle

| Parameter                                  | Symbol | Value (typical) | Unit | Remarks                                                    |
|--------------------------------------------|--------|-----------------|------|------------------------------------------------------------|
| Instruction cycle (minimum execution time) | tinst  | 4/Fc            | μs   | (4/Fc) $t_{inst} = 0.5 \mu s$ when operating at Fc = 8 MHz |

## (5) Serial I/O Timing

 $(AVcc = Vcc = +5.0 V\pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter                                     | Symbol        | Pin     | Condition                 | Valu                    | ıe   | Unit  | Remarks |
|-----------------------------------------------|---------------|---------|---------------------------|-------------------------|------|-------|---------|
| Farameter                                     | Syllibol      | FIII    | Condition                 | Min.                    | Max. | Offic | Remarks |
| Serial clock cycle time                       | tscyc         | SCK     | Internal shift clock mode | 2 tinst*                | _    | μs    |         |
| $SCK \downarrow \to SO$ time                  | tslov         | SCK, SO |                           | -200                    | 200  | ns    |         |
| Valid SI → SCK ↑                              | tivsh         | SI, SCK |                           | 1/2 t <sub>inst</sub> * | _    | μs    |         |
| $SCK \uparrow \rightarrow valid SI hold time$ | <b>t</b> shix | SCK, SI |                           | 1/2 t <sub>inst</sub> * | _    | μs    |         |
| Serial clock "H" pulse width                  | tshsl         | SCK     |                           | 1 tinst*                | _    | μs    |         |
| Serial clock "L" pulse width                  | <b>t</b> slsh | SCK     |                           | 1 tinst*                | _    | μs    |         |
| $SCK \downarrow \to SO$ time                  | tslov         | SCK, SO | External shift clock mode | 0                       | 200  | ns    |         |
| Valid SI → SCK ↑                              | tıvsh         | SI, SCK |                           | 1/2 tinst*              | _    | μs    |         |
| $SCK \uparrow \rightarrow valid SI hold time$ | tshix         | SCK, SI |                           | 1/2 tinst*              | _    | μs    |         |

<sup>\*:</sup> For information on tinst, see "(4) Instruction Cycle."



# (6) Peripheral Input Timing

 $(Vcc = +5.0 V \pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ 

| Parameter                          | Symbol Pin         |                       | Val      | ue   | Unit  | Remarks |  |
|------------------------------------|--------------------|-----------------------|----------|------|-------|---------|--|
| Farameter                          | Syllibol           | FIII                  | Min.     | Max. | Offic | Remarks |  |
| Peripheral input "H" pulse width 1 | tılıH1             | INT0 to INT3, RTI0, 1 | 2 tinst* | _    | _     |         |  |
| Peripheral input "L" pulse width 1 | t <sub>IHIL1</sub> | INT0 to INT3, RTI0, 1 | 2 tinst* | _    | _     |         |  |

<sup>\*:</sup> For information on tinst, see "(4) Instruction Cycle."



#### 5. A/D Converter Flectrical Characteristics

 $(AVcc = Vcc = +3.5 \text{ V to } +6.0 \text{ V}, Fc = 8 \text{ MHz}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter                        | Symbol           | Pin        | Condition             |                | Value          |                | Unit |   |     |
|----------------------------------|------------------|------------|-----------------------|----------------|----------------|----------------|------|---|-----|
| raiailletei                      | Зупион           | FIII       | Condition             | Min.           | Тур.           | Max.           |      |   |     |
| Resolution                       |                  |            |                       | _              | _              | 10             | bit  |   |     |
| Linearity error                  |                  |            |                       | _              | _              | ±2.0           | LSB  |   |     |
| Differential linearity error     |                  | _          |                       | _              | _              | ±1.5           | LSB  |   |     |
| Differential total error         |                  |            |                       | _              | _              | ±3.0           | LSB  |   |     |
| Zero transition voltage          | Vот              | AN0 to AN7 | AVcc = AVR = Vcc      | AVss – 1.5 LSB | AVss + 0.5 LSB | AVss + 2.5 LSB | mV   |   |     |
| Full-scale transition voltage    | V <sub>FST</sub> | AN0 to AN7 |                       | AVR – 3.5 LSB  | AVR – 1.5 LSB  | AVR + 0.5 LSB  | mV   |   |     |
| Interchannel disparity           |                  |            |                       |                |                | _              | _    | 4 | LSB |
| A/D mode conversion time         |                  | _          |                       | _              | _              | 16.5           | μs   |   |     |
| Analog port input current        | Vain             | AN0 to AN7 | At 8-MHz oscillattion | _              | _              | 10             | μΑ   |   |     |
| Analog input voltage             |                  | AN0 to AN7 |                       | 0.0            | _              | AVR            | V    |   |     |
| Reference voltage                |                  | AVR        |                       | 0.0            | _              | AVcc           | V    |   |     |
| Reference voltage supply current | IR               | AVR        | AVR = 5.0 V           | _              | 200            | _              | μА   |   |     |

Precautions: • The smaller | AVR – AVss |, the greater the error would become relatively.

• The output impedance of the external circuit for the analog input must satisfy the following conditions: Output impedance of the external circuit < Approx. 10 k $\Omega$  If the output impedance of the external circuit is too high, an analog voltage sampling time might be insufficient (sampling time = 7.5  $\mu$ s at 8 MHz oscillation).

An analog input equivalent circuit is shown below.



Since the A/D converter contains sample hold circuit, the level of the analog input pin might not stabilize within the sampling period after A/D activation, resulting in inaccurate A/D conversion values, if the input impedance to the analog pin is too high. Be sure to maintain an appropriate input impedance to the analog pin.

It is recommended to keep the input impedance to the analog pin not exceed 10 k $\Omega$ . If it exceeds 10 k $\Omega$ , it is recommended to connect a capacitor of about 0.1  $\mu$ F for the analog input pin.

Except for the sampling period after A/D activation, the input leakage current of the analog input pin is less than 10 µA.

### (1) A/D Converter Glossary

Resolution

Analog changes that are identifiable with the A/D converter.

· Linearity error

The deviation of the straight line connecting the zero transition point ("00 0000 0000"  $\leftrightarrow$  "00 0000 0001") with the full-scale transition point ("11 1111 1111"  $\leftrightarrow$  "11 1111 1110") from actual conversion characteristics

· Differential linearity error

The deviation of input voltage needed to change the output code by 1 LSB from the theoretical value

Total error

The difference between theoretical and actual conversion values, caused by the zero transition error, full-scale transition error. linearity error, quantization error, and noise.



(Continued)

### (Continued)



# 6. Low-voltage Detection Reset

 $(AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter                                     | Symbol           | Condition | Va       | lue  | Unit  | Remarks |
|-----------------------------------------------|------------------|-----------|----------|------|-------|---------|
| Farameter                                     | Syllibol         | Condition | Min.     | Max. | Oilit |         |
|                                               | V <sub>DL1</sub> |           | 3.00     | 3.60 | V     |         |
| Voltage detected at power supply voltage drop | V <sub>DL2</sub> |           | 3.30     | 3.90 | V     |         |
|                                               | V <sub>DL3</sub> |           | 3.70     | 4.30 | V     | *1      |
|                                               | V <sub>DH1</sub> |           | 3.10     | 3.80 | V     |         |
| Voltage detected at power supply voltage rise | V <sub>DH2</sub> |           | 3.40     | 4.10 | V     |         |
|                                               | V <sub>DH3</sub> |           | 3.80     | 4.50 | V     | -       |
| Hysteresis width                              | ΔV               |           | 0.10     | _    | V     |         |
| Reset ignore time                             | t∟               |           | 0.3      | _    | μs    |         |
| Reset sense time                              | tLW              |           | 16 txcyL | _    | ns    |         |
| Reset detection deley time                    | t□               |           | _        | 2.0  | μs    |         |
| Voltage regulation (VΔ/tΔ)                    | VCR              |           | _        | 0.10 | V/µs  |         |

<sup>\*1:</sup> VDH and VDL can be set for the MB89923 and MB89925 by mask options; for the MB89PV920 and MB89P928 by registers.



# **■ INSTRUCTIONS**

Execution instructions can be divided into the following four groups:

- Transfer
- Arithmetic operation
- Branch
- Others

Table 1 lists symbols used for notation of instructions.

Table 1 Instruction Symbols

| Symbol | Meaning                                                                                               |
|--------|-------------------------------------------------------------------------------------------------------|
| dir    | Direct address (8 bits)                                                                               |
| off    | Offset (8 bits)                                                                                       |
| ext    | Extended address (16 bits)                                                                            |
| #vct   | Vector table number (3 bits)                                                                          |
| #d8    | Immediate data (8 bits)                                                                               |
| #d16   | Immediate data (16 bits)                                                                              |
| dir: b | Bit direct address (8:3 bits)                                                                         |
| rel    | Branch relative address (8 bits)                                                                      |
| @      | Register indirect (Example: @A, @IX, @EP)                                                             |
| А      | Accumulator A (Whether its length is 8 or 16 bits is determined by the instruction in use.)           |
| AH     | Upper 8 bits of accumulator A (8 bits)                                                                |
| AL     | Lower 8 bits of accumulator A (8 bits)                                                                |
| Т      | Temporary accumulator T (Whether its length is 8 or 16 bits is determined by the instruction in use.) |
| TH     | Upper 8 bits of temporary accumulator T (8 bits)                                                      |
| TL     | Lower 8 bits of temporary accumulator T (8 bits)                                                      |
| IX     | Index register IX (16 bits)                                                                           |

(Continued)

#### (Continued)

| Symbol | Meaning                                                                                                                                                     |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EP     | Extra pointer EP (16 bits)                                                                                                                                  |
| PC     | Program counter PC (16 bits)                                                                                                                                |
| SP     | Stack pointer SP (16 bits)                                                                                                                                  |
| PS     | Program status PS (16 bits)                                                                                                                                 |
| dr     | Accumulator A or index register IX (16 bits)                                                                                                                |
| CCR    | Condition code register CCR (8 bits)                                                                                                                        |
| RP     | Register bank pointer RP (5 bits)                                                                                                                           |
| Ri     | General-purpose register Ri (8 bits, i = 0 to 7)                                                                                                            |
| ×      | Indicates that the very $\times$ is the immediate data. (Whether its length is 8 or 16 bits is determined by the instruction in use.)                       |
| (×)    | Indicates that the contents of $\times$ is the target of accessing. (Whether its length is 8 or 16 bits is determined by the instruction in use.)           |
| ((×))  | The address indicated by the contents of $\times$ is the target of accessing. (Whether its length is 8 or 16 bits is determined by the instruction in use.) |

### Columns indicate the following:

Mnemonic: Assembler notation of an instruction

~: Number of instructions

#: Number of bytes

Operation: Operation of an instruction

TL, TH, AH: A content change when each of the TL, TH, and AH instructions is executed. Symbols in

the column indicate the following:

• "-" indicates no change.

• dH is the 8 upper bits of operation description data.

• AL and AH must become the contents of AL and AH immediately before the instruction

is executed.

• 00 becomes 00.

N, Z, V, C: An instruction of which the corresponding flag will change. If + is written in this column,

the relevant instruction will change its corresponding flag.

OP code: Code of an instruction. If an instruction is more than one code, it is written according to

the following rule:

Example: 48 to 4F ← This indicates 48, 49, ... 4F.

**Table 2 Transfer Instructions (48 instructions)** 

| Mnemonic         | ~ | # | Operation                                                                 | TL      | TH | AH  | NZVC | OP code  |
|------------------|---|---|---------------------------------------------------------------------------|---------|----|-----|------|----------|
| MOV dir,A        | 3 | 2 | $(dir) \leftarrow (A)$                                                    |         | _  | _   |      | 45       |
| MOV @IX +off,A   | 4 | 2 | $((IX) + off) \leftarrow (A)$                                             | _       |    | _   |      | 46       |
| MOV @IX +OII,A   | 4 | 3 | $(ext) \leftarrow (A)$                                                    |         |    |     |      | 61       |
| MOV @EP,A        | 3 | 1 | $(EX) \leftarrow (A)$<br>$(EP) \leftarrow (A)$                            |         |    |     |      | 47       |
| MOV @LF,A        | 3 | 1 | ` ` ' ' '                                                                 | _       | _  | _   |      | 48 to 4F |
|                  | 2 | 2 | $(Ri) \leftarrow (A)$                                                     | –<br>AL | _  | _   |      |          |
| MOV A,#d8        |   |   | $(A) \leftarrow d8$                                                       |         | _  | _   | ++   | 04       |
| MOV A,dir        | 3 | 2 | $(A) \leftarrow (dir)$                                                    | AL      | _  | _   | ++   | 05       |
| MOV A,@IX +off   | 4 | 2 | $(A) \leftarrow ((IX) + off)$                                             | AL      | _  | _   | ++   | 06       |
| MOV A,ext        | 4 | 3 | $(A) \leftarrow (ext)$                                                    | AL      | _  | _   | ++   | 60       |
| MOV A,@A         | 3 | 1 | $(A) \leftarrow ((A))$                                                    | AL      | _  | _   | ++   | 92       |
| MOV A,@EP        | 3 | 1 | (A) ← ( (EP) )                                                            | AL      | _  | _   | ++   | 07       |
| MOV A,Ri         | 3 | 1 | $(A) \leftarrow (Ri)$                                                     | AL      | _  | _   | ++   | 08 to 0F |
| MOV dir,#d8      | 4 | 3 | (dir) ← d8                                                                | _       | _  | _   |      | 85       |
| MOV @IX +off,#d8 | 5 | 3 | $((IX) + off) \leftarrow d8$                                              | _       | _  | _   |      | 86       |
| MOV @EP,#d8      | 4 | 2 | ( (EP) ) ← d8                                                             | _       | _  | _   |      | 87       |
| MOV Ri,#d8       | 4 | 2 | (Ri) ← d8                                                                 | _       | _  | _   |      | 88 to 8F |
| MOVW dir,A       | 4 | 2 | $(dir) \leftarrow (AH), (dir + 1) \leftarrow (AL)$                        | _       | _  | _   |      | D5       |
| MOVW @IX +off,A  | 5 | 2 | $((IX) + off) \leftarrow (AH),$                                           | _       | _  | _   |      | D6       |
|                  |   |   | $((IX) + off + 1) \leftarrow (AL)$                                        |         |    |     |      |          |
| MOVW ext,A       | 5 | 3 | $(ext) \leftarrow (AH), (ext + 1) \leftarrow (AL)$                        | _       | _  | _   |      | D4       |
| MOVW @EP,A       | 4 | 1 | $((EP)) \leftarrow (AH), ((EP) + 1) \leftarrow (AL)$                      | _       | _  | _   |      | D7       |
| MOVW EP,A        | 2 | 1 | $(EP) \leftarrow (A)$                                                     | _       | _  | _   |      | E3       |
| MOVW A,#d16      | 3 | 3 | $(A) \leftarrow d16$                                                      | AL      | AH | dH  | ++   | E4       |
| MOVW A,dir       | 4 | 2 | $(AH) \leftarrow (dir), (AL) \leftarrow (dir + 1)$                        | AL      | AH | dΗ  | ++   | C5       |
| MOVW A,@IX +off  | 5 | 2 | $(AH) \leftarrow ((IX) + off),$                                           | AL      | AH | dH  | ++   | C6       |
|                  |   | _ | $(AL) \leftarrow ((IX) + off + 1)$                                        |         |    |     |      |          |
| MOVW A,ext       | 5 | 3 | $(AH) \leftarrow (ext), (AL) \leftarrow (ext + 1)$                        | AL      | AH | dH  | ++   | C4       |
| MOVW A,@A        | 4 | 1 | $(AH) \leftarrow ((A)), (AL) \leftarrow ((A)) + 1)$                       | AL      | AH | dH  | ++   | 93       |
| MOVW A,@EP       | 4 | 1 | $(AH) \leftarrow ((EP)), (AL) \leftarrow ((EP) + 1)$                      | AL      | AH | dH  | ++   | C7       |
| MOVW A,EP        | 2 | i | $(A) \leftarrow (EP)$                                                     | _       |    | dH  |      | F3       |
| MOVW EP,#d16     | 3 | 3 | (EP) ← d16                                                                | _       | _  | _   |      | E7       |
| MOVW IX,A        | 2 | 1 | $(IX) \leftarrow (A)$                                                     | _       | _  | _   |      | E2       |
| MOVW A,IX        | 2 |   | $(A) \leftarrow (A)$<br>$(A) \leftarrow (IX)$                             | _       | _  | dH  |      | F2       |
| MOVW SP,A        | 2 |   | $(SP) \leftarrow (A)$                                                     | _       | _  |     |      | E1       |
| MOVW A,SP        | 2 |   | $(A) \leftarrow (A)$<br>$(A) \leftarrow (SP)$                             | _       | _  | dH  |      | F1       |
| MOV @ A, T       | 3 | 1 | $(A) \leftarrow (BF)$<br>$((A)) \leftarrow (T)$                           | _       | _  | uii |      | 82       |
| MOV @A,T         | 4 | 1 | $((A)) \leftarrow (1)$ $((A)) \leftarrow (TH), ((A) + 1) \leftarrow (TL)$ | _       | _  | _   |      | 83       |
|                  | 3 | 3 |                                                                           |         | _  | _   |      |          |
| MOVW IX,#d16     |   |   | $(IX) \leftarrow d16$                                                     | -       | _  | 4L  |      | E6       |
| MOVW A,PS        | 2 | 1 | $(A) \leftarrow (PS)$                                                     | _       | _  | dH  |      | 70       |
| MOVW PS,A        | 2 | 1 | (PS) ← (A)                                                                | _       | _  | _   | ++++ | 71       |
| MOVW SP,#d16     | 3 | 3 | (SP) ← d16                                                                | _       | _  | _   |      | E5       |
| SWAP             | 2 | 1 | $(AH) \leftrightarrow (AL)$                                               | _       | _  | AL  |      | 10       |
| SETB dir: b      | 4 | 2 | (dir): b ← 1                                                              | _       | _  | _   |      | A8 to AF |
| CLRB dir: b      | 4 | 2 | (dir): b $\leftarrow$ 0                                                   | _       | -  | _   |      | A0 to A7 |
| XCH A,T          | 2 | 1 | $(AL) \leftrightarrow (TL)$                                               | AL      |    |     |      | 42       |
| XCHW A,T         | 3 | 1 | $(A) \leftrightarrow (T)$                                                 | AL      | AH | dH  |      | 43       |
| XCHW A,EP        | 3 | 1 | $(A) \leftrightarrow (EP)$                                                | _       | _  | dH  |      | F7       |
| XCHW A,IX        | 3 | 1 | $(A) \leftrightarrow (IX)$                                                | _       | _  | dH  |      | F6       |
| XCHW A,SP        | 3 | 1 | $(A) \leftrightarrow (SP)$                                                | -       | -  | dH  |      | F5       |
| MOVW A,PC        | 2 | 1 | (A) ← (PC)                                                                | _       | _  | dH  |      | F0       |

Notes:  $\bullet$  During byte transfer to A, T  $\leftarrow$  A is restricted to low bytes.

• Operands in more than one operand instruction must be stored in the order in which their mnemonics are written. (Reverse arrangement of F<sup>2</sup>MC-8 family)

 Table 3
 Arithmetic Operation Instructions (62 instructions)

| Mnemonic        | ~  | # | Operation                                                 | TL | TH | АН | NZVC    | OP code  |
|-----------------|----|---|-----------------------------------------------------------|----|----|----|---------|----------|
| ADDC A,Ri       | 3  | 1 | $(A) \leftarrow (A) + (Ri) + C$                           | _  | _  | _  | ++++    | 28 to 2F |
| ADDC A,#d8      | 2  | 2 | $(A) \leftarrow (A) + d8 + C$                             | _  | _  | _  | ++++    | 24       |
| ADDC A,dir      | 3  | 2 | $(A) \leftarrow (A) + (dir) + C$                          | _  | _  | _  | ++++    | 25       |
| ADDC A,@IX +off | 4  | 2 | $(A) \leftarrow (A) + ((IX) + off) + C$                   | _  | _  | _  | ++++    | 26       |
| ADDC A,@EP      | 3  | 1 | $(A) \leftarrow (A) + ((EP)) + C$                         | _  | _  | _  | ++++    | 27       |
| ADDCW A         | 3  | 1 | $(A) \leftarrow (A) + (T) + C$                            | _  | _  | dΗ | ++++    | 23       |
| ADDC A          | 2  | 1 | $(AL) \leftarrow (AL) + (TL) + C$                         | _  | _  | _  | ++++    | 22       |
| SUBC A,Ri       | 3  | 1 | $(A) \leftarrow (A) - (Ri) - C$                           | _  | _  | _  | ++++    | 38 to 3F |
| SUBC A,#d8      | 2  | 2 | $(A) \leftarrow (A) - d8 - C$                             | _  | _  | _  | ++++    | 34       |
| SUBC A,dir      | 3  | 2 | $(A) \leftarrow (A) - (dir) - C$                          | _  | _  | _  | ++++    | 35       |
| SUBC A,@IX +off | 4  | 2 | $(A) \leftarrow (A) - ((IX) + off) - C$                   | _  | _  | _  | ++++    | 36       |
| SUBC A,@EP      | 3  | 1 | $(A) \leftarrow (A) - ((EP)) - C$                         | _  | _  | _  | ++++    | 37       |
| SUBCW A         | 3  | 1 | $(A) \leftarrow (T) - (A) - C$                            | _  | _  | dH | ++++    | 33       |
| SUBC A          | 2  | 1 | (AĹ) ← (TL) – (AL) – C                                    | _  | _  | _  | ++++    | 32       |
| INC Ri          | 4  | 1 | (Ri) ← (Ri) + 1                                           | _  | _  | _  | +++-    | C8 to CF |
| INCW EP         | 3  | 1 | (EP) ← (EP) + 1                                           | _  | _  | _  |         | C3       |
| INCW IX         | 3  | 1 | $(IX) \leftarrow (IX) + 1$                                | _  | _  | _  |         | C2       |
| INCW A          | 3  | 1 | $(A) \leftarrow (A) + 1$                                  | _  | _  | dΗ | ++      | C0       |
| DEC Ri          | 4  | 1 | $(Ri) \leftarrow (Ri) - 1$                                | _  | _  | _  | +++-    | D8 to DF |
| DECW EP         | 3  | 1 | (EP) ← (EP) – 1                                           | _  | _  | _  |         | D3       |
| DECW IX         | 3  | 1 | $(IX) \leftarrow (IX) - 1$                                | _  | _  | _  |         | D2       |
| DECW A          | 3  | i | $(A) \leftarrow (A) - 1$                                  | _  | _  | dH | ++      | D0       |
| MULU A          | 19 | 1 | $(A) \leftarrow (AL) \times (TL)$                         | _  | _  | dH |         | 01       |
| DIVU A          | 21 | 1 | $(A) \leftarrow (T) / (AL), MOD \rightarrow (T)$          | dL | 00 | 00 |         | 11       |
| ANDW A          | 3  | i | $(A) \leftarrow (A) \wedge (T)$                           | _  | _  | dH | ++R-    | 63       |
| ORW A           | 3  | 1 | $(A) \leftarrow (A) \lor (T)$                             | _  | _  | dH | ++R-    | 73       |
| XORW A          | 3  | 1 | $(A) \leftarrow (A) \forall (T)$                          | _  | _  | dH | ++R-    | 53       |
| CMP A           | 2  | i | (TL) – (AL)                                               | _  | _  | _  | ++++    | 12       |
| CMPW A          | 3  | 1 | (T) - (A)                                                 | _  | _  | _  | ++++    | 13       |
| RORC A          | 2  | 1 | $\rightarrow C \rightarrow A - $                          | _  | _  | _  | ++-+    | 03       |
|                 |    |   |                                                           |    |    |    |         |          |
| ROLC A          | 2  | 1 |                                                           | _  | _  | _  | ++-+    | 02       |
| CMP A,#d8       | 2  | 2 | (A) – d8                                                  | _  | _  | _  | ++++    | 14       |
| CMP A,dir       | 3  | 2 | (A) – (dir)                                               | _  | _  | _  | ++++    | 15       |
| CMP A,@EP       | 3  | 1 | (A) – ( (ÉP) )                                            | _  | _  | _  | ++++    | 17       |
| CMP A,@IX +off  | 4  | 2 | (A) - ((IX) + off)                                        | _  | _  | _  | ++++    | 16       |
| CMP A,Ri        | 3  | 1 | (A) - (Ri)                                                | _  | _  | _  | ++++    | 18 to 1F |
| DAA             | 2  | 1 | Decimal adjust for addition                               | _  | _  | _  | ++++    | 84       |
| DAS             | 2  | 1 | Decimal adjust for subtraction                            | _  | _  | _  | ++++    | 94       |
| XOR A           | 2  | 1 | $(A) \leftarrow (AL) \stackrel{\checkmark}{\forall} (TL)$ | _  | _  | _  | ++R-    | 52       |
| XOR A,#d8       | 2  | 2 | $(A) \leftarrow (AL) \forall d8$                          | _  | _  | _  | + + R - | 54       |
| XOR A,dir       | 3  | 2 | $(A) \leftarrow (AL) \forall (dir)$                       | _  | _  | _  | ++R-    | 55       |
| XOR A,@EP       | 3  | 1 | $(A) \leftarrow (AL) \forall ((EP))$                      | _  | _  | _  | ++R-    | 57       |
| XOR A,@IX +off  | 4  | 2 | $(A) \leftarrow (AL) \ \forall \ ((IX) + off)$            | _  | _  | _  | ++R-    | 56       |
| XOR A,Ri        | 3  | 1 | $(A) \leftarrow (AL) \forall (Ri)$                        | _  | _  | _  | ++R-    | 58 to 5F |
| AND A           | 2  | i | $(A) \leftarrow (AL) \wedge (TL)$                         | _  | _  | _  | ++R-    | 62       |
| AND A,#d8       | 2  | 2 | $(A) \leftarrow (AL) \wedge d8$                           | _  | _  | _  | ++R-    | 64       |
| AND A,dir       | 3  | 2 | $(A) \leftarrow (AL) \land (dir)$                         | _  | _  | _  | ++R-    | 65       |
| , 1D , .,       |    |   | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \                     |    |    |    |         |          |

(Continued)

# (Continued)

| Mnemonic         | ł | # | Operation                                | TL | TH | AH | NZVC    | OP code  |
|------------------|---|---|------------------------------------------|----|----|----|---------|----------|
| AND A,@EP        | 3 | 1 | $(A) \leftarrow (AL) \land ((EP))$       | _  | -  | _  | + + R – | 67       |
| AND A,@IX +off   | 4 | 2 | $(A) \leftarrow (AL) \land ((IX) + off)$ | _  | _  | _  | + + R – | 66       |
| AND A,Ri         | 3 | 1 | $(A) \leftarrow (AL) \land (Ri)$         | _  | _  | _  | + + R – | 68 to 6F |
| OR A             | 2 | 1 | $(A) \leftarrow (AL) \lor (TL)$          | _  | _  | _  | + + R - | 72       |
| OR A,#d8         | 2 | 2 | $(A) \leftarrow (AL) \lor d8$            | _  | _  | _  | + + R - | 74       |
| OR A,dir         | 3 | 2 | $(A) \leftarrow (AL) \lor (dir)$         | _  | _  | _  | + + R - | 75       |
| OR A,@EP         | 3 | 1 | $(A) \leftarrow (AL) \lor ((EP))$        | _  | _  | _  | + + R - | 77       |
| OR A,@IX +off    | 4 | 2 | $(A) \leftarrow (AL) \lor ((IX) + off)$  | _  | _  | _  | + + R - | 76       |
| OR A,Ri          | 3 | 1 | $(A) \leftarrow (AL) \lor (Ri)$          | _  | _  | _  | + + R – | 78 to 7F |
| CMP dir,#d8      | 5 | 3 | (dir) – d8                               | _  | _  | _  | ++++    | 95       |
| CMP @EP,#d8      | 4 | 2 | ( (ÉP) ) – d8                            | _  | _  | _  | ++++    | 97       |
| CMP @IX +off,#d8 | 5 | 3 | ((IX) + off) – d8                        | _  | _  | _  | ++++    | 96       |
| CMP Ri,#d8       | 4 | 2 | (Ri) – d8                                | _  | _  | _  | ++++    | 98 to 9F |
| INCW SP          | 3 | 1 | (SP) ← (SP) + 1                          | _  | _  | _  |         | C1       |
| DECW SP          | 3 | 1 | (SP) ← (SP) – 1                          | _  | _  | _  |         | D1       |

# **Table 4 Branch Instructions (17 instructions)**

| Mnemonic       | 2 | # | Operation                                          | TL | TH | AH | NZVC    | OP code  |
|----------------|---|---|----------------------------------------------------|----|----|----|---------|----------|
| BZ/BEQ rel     | 3 | 2 | If $Z = 1$ then $PC \leftarrow PC + rel$           | _  | _  | _  |         | FD       |
| BNZ/BNE rel    | 3 | 2 | If $Z = 0$ then $PC \leftarrow PC + rel$           | _  | _  | _  |         | FC       |
| BC/BLO rel     | 3 | 2 | If C = 1 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | F9       |
| BNC/BHS rel    | 3 | 2 | If $C = 0$ then $PC \leftarrow PC + rel$           | _  | _  | _  |         | F8       |
| BN rel         | 3 | 2 | If N = 1 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | FB       |
| BP rel         | 3 | 2 | If N = 0 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | FA       |
| BLT rel        | 3 | 2 | If V $\forall$ N = 1 then PC $\leftarrow$ PC + rel | _  | _  | _  |         | FF       |
| BGE rel        | 3 | 2 | If V $\forall$ N = 0 then PC $\leftarrow$ PC + rel | _  | _  | _  |         | FE       |
| BBC dir: b,rel | 5 | 3 | If (dir: b) = 0 then $PC \leftarrow PC + rel$      | _  | _  | _  | -+      | B0 to B7 |
| BBS dir: b,rel | 5 | 3 | If (dir: b) = 1 then PC $\leftarrow$ PC + rel      | _  | _  | _  | -+      | B8 to BF |
| JMP @A         | 2 | 1 | $(PC) \leftarrow (A)$                              | _  | _  | _  |         | E0       |
| JMP ext        | 3 | 3 | (PC) ← ext                                         | _  | _  | _  |         | 21       |
| CALLV #vct     | 6 | 1 | Vector call                                        | _  | _  | _  |         | E8 to EF |
| CALL ext       | 6 | 3 | Subroutine call                                    | _  | _  | _  |         | 31       |
| XCHW A,PC      | 3 | 1 | $(PC) \leftarrow (A), (A) \leftarrow (PC) + 1$     | _  | _  | dΗ |         | F4       |
| RET            | 4 | 1 | Return from subrountine                            | _  | _  | _  |         | 20       |
| RETI           | 6 | 1 | Return form interrupt                              | _  | _  | _  | Restore | 30       |

# Table 5 Other Instructions (9 instructions)

| Mnemonic | ~ | # | Operation | TL | TH | AH | NZVC | OP code |
|----------|---|---|-----------|----|----|----|------|---------|
| PUSHW A  | 4 | 1 |           | _  | _  | _  |      | 40      |
| POPW A   | 4 | 1 |           | _  | _  | dH |      | 50      |
| PUSHW IX | 4 | 1 |           | _  | _  | _  |      | 41      |
| POPW IX  | 4 | 1 |           | _  | _  | _  |      | 51      |
| NOP      | 1 | 1 |           | _  | _  | _  |      | 00      |
| CLRC     | 1 | 1 |           | _  | _  | _  | R    | 81      |
| SETC     | 1 | 1 |           | _  | _  | _  | S    | 91      |
| CLRI     | 1 | 1 |           | _  | _  | _  |      | 80      |
| SETI     | 1 | 1 |           | _  | _  | _  |      | 90      |

# **■ INSTRUCTION MAP**

|    | INSTRUCTION MAP  |                  |                   |                   |                   |                   |                   |                  |                  |                   |                   |                   |                   |                   |                   |                   |
|----|------------------|------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| ъ  | MOVW<br>A,PC     | MOVW<br>A,SP     | MOVW<br>A,IX      | MOVW<br>A,EP      | XCHW<br>A,PC      | XCHW<br>A,SP      | XCHW<br>A,IX      | XCHW<br>A,EP     | BNC              | <u> </u>          | rel<br>Tel        | Z<br>Iel          | BNZ rel           | Z                 | BGE rel           | LT<br>rel         |
|    |                  |                  |                   |                   |                   |                   |                   |                  |                  | B _               | <u>В</u>          | BN                |                   | BZ                |                   | BLT               |
| ш  | JMP<br>@A        | MOVW<br>SP,A     | MOWW<br>IX,A      | MOVW<br>EP,A      | MOVW<br>A,#d16    | MOVW<br>SP#d16    | MOVW<br>IX,#d16   | MOVW<br>EP,#d16  | CALLV #0         | CALLV<br>#1       | CALLV<br>#2       | CALLV<br>#3       | CALLV<br>#4       | CALLV<br>#5       | CALLV<br>#6       | CALLV<br>#7       |
|    | /<br>A           | /<br>SP          | _ ×               | _ H               | W<br>ext,A        | N<br>dir,A        | ۷<br>۲d,A         | )WV<br>@EP,A     | 22               | 돈                 | R2                | 23                | R4                | R5                | R6                | R7                |
| D  | DECW             | DECW             | DECW              | DECW              | MOV               | MOM               | MOWV<br>@IX +d,A  | W W              | DEC              | DEC               | DEC               | DEC               | DEC               | DEC               | DEC               | DEC               |
| ပ  | INCW             | INCW<br>SP       | INCW              | INCW              | MOVW<br>A,ext     | MOVW<br>A,dir     | MOVW<br>A,@IX +d  | MOWW<br>A,@EP    | INC              | INC<br>R1         | INC<br>R2         | INC<br>R3         | INC<br>R4         | INC<br>R5         | INC<br>R6         | INC<br>R7         |
| В  | BBC<br>dir:0,rel | BBC<br>dlr:1,rel | BBC<br>dir: 2,rel | BBC<br>dir: 3,rel | BBC<br>dir: 4,rel | BBC<br>dir: 5,rel | BBC<br>dir:6,rel  | BBC<br>dir:7,rel | BBS<br>dir:0,rel | BBS<br>dir: 1,rel | BBS<br>dir: 2,rel | BBS<br>dir: 3,rel | BBS<br>dir: 4,rel | BBS<br>dir: 5,rel | BBS<br>dlr: 6,rel | BBS<br>dir: 7,rel |
| Α  | CLRB<br>dir:0    | CLRB<br>dir:1    | CLRB<br>dir:2     | CLRB<br>dir:3     | CLRB<br>dir: 4    | CLRB<br>dir: 5    | CLRB<br>dir:6     | CLRB<br>dir:7    | SETB<br>dir: 0   | SETB<br>dir:1     | SETB<br>dir: 2    | SETB<br>dir:3     | SETB<br>dir: 4    | SETB<br>dir: 5    | SETB<br>dir: 6    | SETB<br>dir: 7    |
| 6  | SETI             | SETC             | MOV<br>A,@A       | MOWW<br>A,@A      | DAS               | CMP<br>dir,#d8    | CMP<br>@IX +d,#d8 | CMP<br>@EP#d8    | CMP<br>R0,#d8    | CMP<br>R1,#d8     | CMP<br>R2,#d8     | CMP<br>R3,#d8     | CMP<br>R4,#d8     | CMP<br>R5,#d8     | CMP<br>R6,#d8     | CMP<br>R7,#d8     |
| 8  | CLRI             | CLRC             | MOV<br>@A,T       | MOVW<br>@A,T      | DAA               | MOV<br>dir,#d8    | MOV<br>@IX +d,#d8 | MOV<br>@EP,#d8   | MOV<br>R0,#d8    | MOV<br>R1,#d8     | MOV<br>R2,#d8     | MOV<br>R3,#d8     | MOV<br>R4,#d8     | MOV<br>R5,#d8     | MOV<br>R6,#d8     | MOV<br>R7,#d8     |
| 7  | MOWW<br>A,PS     | MOWW<br>PS,A     | OR A              | ORW A             | OR<br>A,#d8       | OR<br>A,dir       | OR<br>A,@IX +d    | OR<br>A,@EP      | OR<br>A,R0       | OR<br>A,R1        | OR<br>A,R2        | OR<br>A,R3        | OR<br>A,R4        | OR<br>A,R5        | OR<br>A,R6        | OR<br>A,R7        |
| 9  | MOV<br>A,ext     | MOV<br>ext,A     | AND A             | ANDW A            | AND<br>A,#d8      | AND<br>A,dir      | AND<br>A,@IX +d   | AND<br>A,@EP     | AND<br>A,R0      | AND<br>A,R1       | AND<br>A,R2       | AND<br>A,R3       | AND<br>A,R4       | AND<br>A,R5       | AND<br>A,R6       | AND<br>A,R7       |
| 5  | POPW A           | POPW IX          | XOR               | XORW A            | XOR<br>A,#d8      | XOR<br>A,dir      | XOR<br>A,@IX +d   | XOR<br>A,@EP     | XOR<br>A,R0      | XOR<br>A,R1       | XOR<br>A,R2       | XOR<br>A,R3       | XOR<br>A,R4       | XOR<br>A,R5       | XOR<br>A,R6       | XOR<br>A,R7       |
| 4  | PUSHW<br>A       | PUSHW<br>IX      | XCH<br>A, T       | XCHW<br>A, T      |                   | MOV<br>dir,A      | MOV<br>@IX +d,A   | MOV<br>@EP,A     | MOV<br>R0,A      | MOV<br>R1,A       | MOV<br>R2,A       | MOV<br>R3,A       | MOV<br>R4,A       | MOV<br>R5,A       | MOV<br>R6,A       | MOV<br>R7,A       |
| 3  | RETI             | CALL<br>addr16   | SUBC A            | SUBCW             | SUBC<br>A,#d8     | SUBC<br>A,dir     | SUBC<br>A,@IX +d  | SUBC<br>A,@EP    | SUBC<br>A,R0     | SUBC<br>A,R1      | SUBC<br>A,R2      | SUBC<br>A,R3      | SUBC<br>A,R4      | SUBC<br>A,R5      | SUBC<br>A,R6      | SUBC<br>A,R7      |
| 2  | RET              | JMP<br>addr16    | ADDC A            | ADDCW<br>A        | ADDC<br>A,#d8     | ADDC<br>A,dir     | ADDC<br>A,@IX +d  | ADDC<br>A,@EP    | ADDC<br>A,R0     | ADDC<br>A,R1      | ADDC<br>A,R2      | ADDC<br>A,R3      | ADDC<br>A,R4      | ADDC<br>A,R5      | ADDC<br>A,R6      | ADDC<br>A,R7      |
| 1  | SWAP             | DIVU             | CMP               | CMPW A            | CMP<br>A,#d8      | CMP<br>A,dir      | CMP<br>A,@IX +d   | CMP<br>A,@EP     | CMP<br>A,R0      | CMP<br>A,R1       | CMP<br>A,R2       | CMP<br>A,R3       | CMP<br>A,R4       | CMP<br>A,R5       | CMP<br>A,R6       | CMP<br>A,R7       |
| 0  | NOP              | MULU<br>A        | ROLC A            | RORC A            | MOV<br>A,#d8      | MOV<br>A,dir      | MOV<br>A,@IX +d   | MOV<br>A,@EP     | MOV<br>A,R0      | MOV<br>A,R1       | MOV<br>A,R2       | MOV<br>A,R3       | MOV<br>A,R4       | MOV<br>A,R5       | MOV<br>A,R6       | MOV<br>A,R7       |
| LH | 0                | 1                | 2                 | က                 | 4                 | 2                 | 9                 | 7                | <b>&amp;</b>     | 6                 | 4                 | Ф                 | o o               | Q                 | ш                 | ш                 |

# ■ MASK OPTIONS

|     | Part number                                                                                                                                                          | MB89923<br>MB89925                                                       | MB89P928                  | MB89PV920                                                |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------|----------------------------------------------------------|
| No. | Specifying procedure                                                                                                                                                 | Specify when<br>ordering<br>masking                                      | Set with EPROM programmer | Setting not possible                                     |
| 1   | Pull-up resistors P00 to P07, P20 to P27, P30 to P32, P90 to P97                                                                                                     | P00 to P07, P20 to P27,<br>P30 to P32, P90 to P97<br>: Selectable by pin | Can be set per pin        | No pull-up resistor                                      |
| 2   | Power-on reset Power-on reset provided No power-on reset                                                                                                             | Selectable                                                               | Can be set                | With power-on reset                                      |
| 3   | Oscillation stabilization time slection (at 8 Hz)  Cystal oscillator (32.8 ms/8MHz)  Ceramic oscillator (2.05 ms/8 MHz)                                              | Selectable                                                               | Can be set                | Crystal oscillator<br>(32.8 ms/8 MHz)                    |
| 4   | Reset pin output Reset output provided No reset output                                                                                                               | Selectable                                                               | Can be set                | With reset output                                        |
| 5   | Watchdog timer                                                                                                                                                       | Selectable                                                               | Can be set                | Inactive by default<br>(Can be activated<br>by software) |
| 6   | Low-voltage detection reset circuit                                                                                                                                  | Selectable                                                               | Can be set                | Inactive by default<br>(Can be activated<br>by software) |
| 7   | Low-voltage detection reset output Output disabled Output enabled                                                                                                    | Selectable                                                               | Can be set                | Inactive by default<br>(Can be activated<br>by software) |
| 8   | Low-voltage detection voltage $ \begin{array}{c} 3.3 \text{ V} \pm 0.3 \text{ V} \\ 3.6 \text{ V} \pm 0.3 \text{ V} \\ 4.0 \text{ V} \pm 0.3 \text{ V} \end{array} $ | Selectable                                                               | Can be set                | Register setting                                         |
| 9   | Low-voltage detection reset/watchdog timer function selection Register setting valid Option setting valid                                                            | Selectable                                                               | Can be set                | Fixed to register setting                                |

# **■** ORDERING INFORMATION

| Part number                          | Package                              | Remarks |
|--------------------------------------|--------------------------------------|---------|
| MB89923PF<br>MB89925PF<br>MB89P928PF | 80-pin Plastic QFP<br>(FPT-80P-M06)  |         |
| MB89PV920CF                          | 80-pin Ceramic MQFP<br>(MQP-80C-P01) |         |

### ■ PACKAGE DIMENSIONS





# **FUJITSU LIMITED**

For further information please contact:

#### Japan

FUJITSU LIMITED
Corporate Global Business Support Division
Electronic Devices
KAWASAKI PLANT, 4-1-1, Kamikodanaka
Nakahara-ku, Kawasaki-shi
Kanagawa 211-88, Japan

Tel: (044) 754-3753 Fax: (044) 754-3329

#### North and South America

FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, U.S.A. Tel: (408) 922-9000

Fax: (408) 432-9044/9045

#### Europe

FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10 63303 Dreieich-Buchschlag Germany

Tel: (06103) 690-0 Fax: (06103) 690-122

#### **Asia Pacific**

FUJITSU MICROELECTRONICS ASIA PTE. LIMITED #05-08, 151 Lorong Chuan New Tech Park

Singapore 556741 Tel: (65) 281 0770 Fax: (65) 281 0220 All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information and circuit diagrams in this document presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams.

FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.).

#### CAUTION:

Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval.

Any semiconductor devices have inherently a certain rate of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Control Law of Japan, the prior authorization by Japanese government should be required for export of those products from Japan.

#### F9704

© FUJITSU LIMITED Printed in Japan