

## MB90420/5 (A)-

## HM90420\_add\_V100

© Fujitsu Microelectronics Europe GmbH

## Addendum, MB90420-5 Hardware Manual (mb90420-5(A)-draftv1-4)

This is the Addendum for the Hardware Manual mb90420-5(A)-draftv1-4 of the MB90420/5 Microcontroller series. It describes all known discrepancies of the MB90420/5 Microcontroller series Hardware Manual.

| Ref. Number | Date     | Version<br>No. | Chapter/Page | Description/Correction        |
|-------------|----------|----------------|--------------|-------------------------------|
| (Text Link) | dd.mm.yy |                |              |                               |
|             |          |                |              |                               |
| HWM90420001 | 10.10.00 | 1.00           | 24.1         | Wrong oscillation clock cycle |
|             |          |                |              | count                         |

Chapter 24: LOW VOLTAGE AND CPU OPERATION DETECTION RESET CIRCUIT

Table 24-2 incorrect.

OLD:

Table 24-2 Interval Time for CPU Operation Detection Reset Circuit

| Interval Time | Oscillation Clock Cycle Count |
|---------------|-------------------------------|
| About 262ms   | 2 <sup>20</sup> clock cycle   |

NEW:

Table 24-2 Interval Time for CPU Operation Detection Reset Circuit

| Interval Time | Oscillation Clock Cycle Count |  |  |
|---------------|-------------------------------|--|--|
| About 262ms   | 2 <sup>19</sup> clock cycle   |  |  |