# 3.6 V and 4.8 V GSM/DCS1800 Dual Band PA Application with DECT Capability Using Standard Motorola RFIC's Prepared by: Gilles Montoriol, Christophe Fourtet, Dominique Brunel, Jean Baptiste Verdier and Jacques Trichet Wireless Subscriber Group, RF Semiconductor Division. Motorola Semiconductor S. A. #### INTRODUCTION Wireless Cellular communications using GSM format in Europe is deployed in both the 900 and 1800 MHz bandwidths. The regulation is going to allow system interoperability. Then, an interest is coming in portable phones which are able to manage both bands. This application note describes the realization and performances of a dual band power amplifier for GSM at 900 and 1800 MHz. With some modification, this board can also be used for GSM/DCS1800/DECT applications. This application re—uses standards RFIC's already introduced on the market for single band application, which is an advantage regarding cycle time, cost and manufacturability of the PA compared to a specific dual band PA design. ### **BOARD FUNCTIONALITIES** The key parts used in this demonstration board are the MRFIC0917 (GSM IC power amplifier) and the MRFIC1817 (DCS1800 IC power amplifier). Both parts operate at 3.6 Volt. In the 4.8 V application, the MRFIC0913 is used for GSM and the MRFIC1818 is used for DCS1800. The negative voltage required by GaAs technology is provided by the MC33169 support IC. In conjunction with a MMSF4N01HD N-channel MOSFET, this circuit is able to control the output power of both power amplifiers. This control, which is linear, increases performance and stability of the control loop. The support IC integrates a negative supply, voltage tripler, and priority management for IPA drain switching. Using the selection block, three small signal transistors, generates the ON-state for the selected path and the drive levels for an optional RF power switch. Together, these components form a complete system solution for a dual band power amplifier function. A block diagram of the application circuit is shown in Figure 1. Figure 1. Dual Band Amplifier Block Diagram #### MC33169 FUNCTIONALITY The MC33169 integrated circuit provides negative voltage generation and regulation, direct drive of the N-channel drain switch transistor, a complete priority management system, and other possible facilities which are very useful for battery-operated designs ranging from 2.7 V to 7.5 V. There are two possible modes of operation. **Mode 1: Negative Supply Continuous Operation** In Mode 1 of operation, the IDLE pin is connected to 2.7 or 3.0 Volts (logic "1") during the entire transmitting period (even between bursts). Transmit burst shaping and output power control is implemented by applying the correct ramping voltage to the VRAMP. Higher DC voltages are available from the VBB double and VBB triple pins on the MC33169. For low battery voltage designs, the doubled or tripled voltages are useful for operating a RF power switch. More than 3.0 mA of current is available from these pins. **Mode 2: Negative Supply Burst Operation** In Mode 2 of operation, the V<sub>RAMP</sub> is still a linear function of the desired output power; however, the IDLE pin controls the MC33169 negative generator start—up. Some energy can be saved with this arrangement because the negative supply operates only during the transmit burst. The currents available from V<sub>BB</sub> double or V<sub>BB</sub> triple are then slightly lower but are still large enough to supply the MRFIC0903 during the burst, or to drive the VCO's varactor with a low current system. In this board an ENSWT signal is provided, allowing the drive of power switch between +3.0 V and -4.0 V, which is large enough to drive the MRFIC0903. The timing control sequence in Mode 2 of operation is shown in Figure 2. Figure 2. Dual Band Application Timing Sequence Board Material: FR4 H = 0.48 mm Class 5 PCB (Scale: 3/1) Figure 3. Component Placement for 3.6 V Application Figure 3a. Application Board for Dual Band PA at 3.6 V using MRFIC0917 and MRFIC1817 Figure 4. Application Circuit for Dual Band GSM/DCS1800 PA at 3.6 V using MRFIC0917 and MRFIC1817 NOTE: See Table 5 for list of materials. #### **BOARD DESCRIPTION** **DC** and Control Section The demonstration board layout and component placement for 3.6 V application is shown in Figure 3 and the placement for the 4.8 V board is shown in Figure 17. - —Input pins available on the DC connector are VBATT (battery voltage), VREG (regulated 3.0 V supply), IDLE (enable the negative voltage generator), ENGSM (selects the RF path), VRAMP (RF power control) and VREG (regulated 3.0 V supply). —The output pins on the DC connector are ENSWT (optional control voltage for a RF power switch), VGDECT/VCDCS (gate bias voltage for DCS1800 PA), VCGSM (gate bias voltage for GSM PA), VD (drain voltage for both PA's). - Figure 4 shows an application schematic for a 3.6 V part while Figure 18 shows an application schematic for the 4.8 V part. - The negative voltage generator and control are organized around Q1, Q2, Q3, Q4 and U3. - C22, C23 (1.0 $\mu\text{F})$ are used for internal charge pump oscillator at 100 kHz. This value is not critical and could be decreased to 220 nF. - C19, C20 are used for voltage doubler and tripler, which will allow to drive the NMOS transistor (Q1). - CR1 diode, C21, C25, C26 allow negative voltage detection and filtering. - R8 (470 $\Omega$ ) gives additional filtering of 100 kHz spurious which could modulate Q1 gate and then be converted beside the carrier. The negative voltage is regulated with an internal zener diode. As MC33169 is able to operate at 2.7 V, when the battery voltage is much higher than this value, there is a clamping current in this diode, which may generate some spurious signals on the negative supply. To avoid this issue, a RC filter cell has been inserted on the power supply line of the MC33169 (R19, C32). When 3.6 V battery is at low voltage (3.0 V), there is a 0.2 V drop on the U3 supply line. This point is much more critical in the 4.8 V application where R19 resistor provides a 1.0 V drop in this case, which allows the MC33169 to work down to 4.0 V VBATT. — ENGSM pin which is compatible with CMOS logic, is biased by VREG (regulated 3.0 V) and VSS (regulated -4.0 V). Q2 operates as a simple inverter and provides the ENSWT signal and drives Q3 and Q4. Note that Q2 is a self-biased transistor (MMUN2112LT1). When ENGSM = 0 V then VCDCS = -4.0 V, VCGSM = 0 V, MRFIC0917 is in ON-state, and MRFIC1817 is in OFF-state (MRFIC0913 and MRFIC1818 respectively for the 4.8 V application). MRFIC0917 (MRFIC0913) has an internal resistor bridge connected between VCGSM and VSS, in order to be at this nominal quiescent current, about 800 mA to 1200 mA, (500 mA to 900 mA for the 4.8 V application) when VCGSM = 0 V. This biasing point can also be fine tuned by adjusting R2 and R3 resistors which impact first and second stage amplifier current respectively. When ENGSM = 3.0 V then VCDCS = -2.0 V, VCGSM = -4.0 V, MRFIC0917 is in OFF-state, and MRFIC1817 is in ON-state. A difference between MRFIC0917 and MRFIC1817 is that the DCS amplifier does not have an internal resistor bridge, but does have a single biasing resistor which supplies the three stages. For this reason, -2.0 V is required on VCDCS to bias the amplifier at its nominal quiescent current. To put the power amplifier in the OFF–state, -4.0~V are supplied to the gates. The pinch–off voltage of the GaAs transistors used is -2.5~V, so the current consumption is then lower than 0.5 mA. The user needs to keep the drive level low enough at the disabled PA input, otherwise it may operate as a class C amplifier and conduction may occur. This maximum drive level is about 5.0 dBm for MRFIC0917/MRFIC0913 and 3.0 dBm for MRFIC1817/MRFIC1818 as well. This is an important point which needs to be highlighted. When the GSM mode is selected, RF drive on the DCS path needs to not exceed 3.0 dBm; and when the DCS mode is selected, RF drive on the GSM path needs to not exceed 5.0 dBm. During all the sequence, drain pins of both power amplifiers are supplied together (Otherwise it would have been necessary to use two different N–MOS transistors). #### **RF SECTION** **GSM Path** The input match is a shunt C (C9) series L (L3), low–pass cell which has been tuned at rated power. Interstage matching has been optimized by implementing (as shown in Figure 3) C10 and C12 decoupling capacitors on two microstrip lines. 33 pF in 0603 size has been found optimum for GSM. The output matching is realized with a one–cell, low–pass filter using a 30 $\Omega$ microstrip line and C13 + C14 capacitors. L4 inductor allows for optimized efficiency while impacting harmonic impedances in the output transistor plane. However, the inductor needs to be a high–Q part with a high–DC maximum current (a Coilcraft Microspring Series has been implemented). This parallel inductor can also be realized with a 20 mm microstrip line. In this application the best surface solution has been selected. In the 4.8 V application, when efficiency is not critical those two parts can be avoided. The loss of efficiency will be then 3 to 4%. (For typical performances see Table 3/Table 4 in the Appendix). Typical gain and return loss at rated power are given in Figure 5 for GSM path (Figure 18 for the 4.8 V application). Figure 5. Gain (1), Isolation (2) and Return Loss for GSM Path at 3.6 V Table 1. Minimum and Typical Performances for GSM Path at 3.6 V **ELECTRICAL CHARACTERISTICS** ( $V_{D1}$ , $V_{D2}$ = 3.6 V, $P_{in}$ = 10 dBm, Peak Measurement at 12.5% Duty Cycle, 4.6 ms Period, $T_A$ = 25°C unless otherwise noted) | Characteristic | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|--------------|------| | Frequency Range | 880 | _ | 915 | MHz | | Output Power | 34 | 34.5 | _ | dBm | | Power Added Efficiency | 43 | _ | _ | % | | Input VSWR | _ | 2:1 | _ | VSWR | | Harmonic Output 2nd f <sub>0</sub> 3rd f <sub>0</sub> | | | -30<br>-35 | dBc | | Negative Supply Current | _ | _ | 1 | mA | | Output Power at Low Voltage (V <sub>D1</sub> , V <sub>D2</sub> = 3.0 V) | 32.5 | 33 | _ | dBm | | Output Power, Isolation (V <sub>D1</sub> , V <sub>D2</sub> = 0 V) | _ | -20 | -15 | dBm | | 3 dB $V_{DD}$ Bandwidth ( $V_{D1}$ , $V_{D2} = 0$ to 6.0 V) | 1 | _ | _ | MHz | | Noise Power in 100 kHz, 925 to 935 MHz | | _ | -90 | dBm | | bad Mismatch Stress (P <sub>in</sub> = 10 to 13 dBm, P <sub>out</sub> = 5 to 35 dBm, Load VSWR = 10:1 at any Phase Angle, V <sub>D1</sub> , V <sub>D2</sub> Adjusted for Specified P <sub>out</sub> ) No Degradation in Output Power after Respond to the control of c | | | Returning to | | | Stability – Spurious Output ( $P_{in}$ = 10 to 13 dBm, $P_{out}$ = 5 to 35 dBm, Load VSWR = 6:1 at any Phase Angle, Source VSWR = 3:1, at any Phase Angle, $V_{D1}$ , $V_{D2}$ Adjusted for Specified $P_{out}$ ) | _ | _ | -60 | dBc | **DCS Path** The input match circuit is made with a single parallel inductor (L1) and a series inductor realized with a microstrip line. Drain matching is made with parallel stubs which are added to an internal prematching. A decoupling circuit is made with 0603 22 pF capacitors. The output matching circuit is similar to the GSM one. L2 inductor and C31 capacitor allow for optimized efficiency, while impacting harmonic impedances in the output transistor plane. Like in the GSM PA, this inductor has to exhibit a high–Q and a high maximum current. Typical gain and return loss at rated power are given in Figure 6 for GSM path (Figure 19 for the 4.8 V application). Figure 6. Gain (1), Isolation (2) and Return Loss for DCS1800 Path at 3.6 V Table 2. Minimum and Typical Performances for DCS Path at 3.6 V **ELECTRICAL CHARACTERISTICS** ( $V_{D1, 2, 3} = 3.6 \text{ V}$ , $P_{in} = 5 \text{ dBm}$ , Peak Measurement at 12.5% Duty Cycle, 4.6 ms Period, $T_A = 25^{\circ}\text{C}$ unless otherwise noted) | Characteristic | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|------|------------|------------|------| | Frequency Range | 1710 | _ | 1785 | MHz | | $V_{DD}$ | _ | 3.6 | _ | V | | V <sub>SS</sub> | _ | -4 | _ | V | | I <sub>SS</sub> | T - | _ | 1 | mA | | Output Power at (GSM Pulse) | 32 | 33.5 | _ | dBm | | Output Power at (GSM Pulse; Low Voltage: V <sub>DD</sub> = 3.0 V) | 30.5 | _ | _ | dBm | | Power Added Efficiency | 35 | 42 | _ | % | | Input Return Loss | _ | _ | -10 | dB | | Harmonic Output 2nd f <sub>0</sub> 3rd f <sub>0</sub> | | -45<br>-35 | -30<br>-30 | dBc | | Output Noise Power (Pout Nominal; 100 kHz Bandwidth; 20 MHz above fo) | T - | -85 | -80 | dBm | **Control and Its Advantages** Figures 7 and 8 present rise and fall time within 30 dB dynamic range for the GSM path. Figures 9 and 10 show performance for the DCS path. The transition is about 2.0 μs in the worst case. Figures 11 and 12 check that spurious levels are lower than –60 dBc even for the minimum output power (5.0 dBm) when GMSK modulation is applied to the PA. Figure 13 shows the output power when a linear control ramp is applied on V<sub>RAMP</sub> input. This depicts the superiority of the drain control for a PA versus gate control. The RF output voltage/V<sub>RAMP</sub> transfer function is linear for V<sub>RAMP</sub> input voltage up to approximately 1.5 volts. Therefore, very simple, low–cost techniques can be used to generate the V<sub>RAMP</sub> voltage necessary to get the shaping and RF steps levels. This eliminates all stability loop problems due to gate control non–linearity. This transfer function shape leads to a very stable and linear control loop and requests a lower loop bandwith. As the PA is in saturation within the full dynamic power range, AM to AM conversion remains very good, even at low power level. Ref Lvl Delta 1 [T1] 0.00 dB **RBW** 3 MHz RF Att 60 dB **VBW** 5 MHz 0.000000 sSWT 10 μs dBm 40 Α 30 20 **TRG** 10 1SA 0 2SA 3SA -10 Output Power (dBm) 4SA -20 -30 -40 -50 Center 900 MHz $1 \mu s$ Figure 7. Rise Time for GSM Path at 3.6 V within 30 dB Dynamic Range Figure 8. Fall Time for GSM Path at 3.6 V within 30 dB Dynamic range Figure 9. Rise Time for DCS1800 Path at 3.6 V within 30 dB Dynamic Range Figure 10. Fall Time for DCS1800 Path at 3.6 V within 30 dB Dynamic Range Figure 11. Spurious Spectrum for GSM Path at 3.6 V Figure 12. Spurious Spectrum for DCS Path at 3.6 V Figure 13. Output RF Voltage Variation with Linear Control Ramp at 3.6 V **DECT** The DCS path can also be evaluated in the DECT band. In that case the quiescent current of the DCS PA needs to be decreased in order to get an acceptable efficiency at about 27 dBm output power. This can be realized by increasing the R14 resistor value to $5.6~k\Omega$ in order to get about -2.7~V at the VCDCS point. The user will also have to change the input matching network in order to match the DECT bandwidth. An example of such an input matching is given Figure 14. In this configuration, the gain on the DCS path is reduced by 2.0~dB because of higher losses at the input. Figure 14. Input Matching for DCS and DECT Band **Open Loop** The highly linear transfer function achieved with the drain control has been experienced to suppress the control loop. This technique has been called "open-loop" control, and a separated application note, AN1599, describing this technique is available. The dual band demonstration board is designed to allow the implementation of the open-loop concept. The user can experiment this technique by simply adding a 3 pole Sallen–key filter in the control circuit, in order to smooth the transitions (see Figure 12). R8 resistor is changed to 1.0 k $\Omega$ , R9, R10 need to be set at 4.7 k $\Omega$ , C27 (560 pF), C28 (1.5 nF), C29 (1.0 nF) are added and the dual band board can be experimented in open loop mode. #### SYSTEM SOLUTION The antenna interface may require duplexers. Figure 15 shows a possible architecture in which the output switch can be the MRFIC0903. In that configuration the ENSWT pin can be used to control the switch. Figure 16 shows a possible architecture without duplexer. Since the switch/filter block shown does not exist as a standard product, this demonstration board can help the user define a dedicated switch specification in order to drive the product definition. MRFIC0913 is also suitable for AMPS standard (with a different matching). MRFIC1817/MRFIC1818 is also usable for PCS band. The application circuit shown here can also be used for other dual mode amplifiers such as AMPS/PCS with small changes in the component implementation. Figure 15. Dual Band PA Architecture with Duplexers Figure 16. Dual Band PA Architecture without Duplexer Board Material: FR4 H = 0.48 mm Class 5 PCB (Scale: 3/1) Figure 17. Component Placement for 4.8 V Application Figure 18. Application Circuit for Dual Band GSM/DCS1800 PA at 4.8 V using MRFIC0913 and MRFIC1818 NOTE: See Table 6 for list of materials. Figure 19. Gain and Retrun Loss for GSM Path at 4.8 V This demonstration board allows the user to evaluate a GSM/DCS1800 solution for dual band radios or dual band car antenna amplifiers with standard products such as MRFIC0917/MRFIC1817/MC33169/MMSF4N01HD at 3.6 V and MRFIC0913/MRFIC1818/MC33169/MMSF4N01HD at 4.8 V. Reusing these standard products leads to cycle—time reduction, ease—of—use and time—to—market advantages. The future radio generations are designed for 3.6 V battery. Nevertheless, the dual band radio will have at the Figure 20. Gain and Return Loss for DCS1800 Path at 4.8 V beginning more losses on RF path, due to duplexors/switches. A solution could be to use a DC/DC converter associated with 4.8 V PA. This board is also intended to help the radio designer to define requirements for future dedicated dual band products. Other dual mode PA can also be evaluated using this board with only some changes in the external matching parts. #### ANNEX Table 3. Minimum and Typical Performances for GSM Path at 4.8 V **ELECTRICAL CHARACTERISTICS** ( $V_{D1}$ , $V_{D2}$ = 4.8 V, $V_{SS}$ = -4 V, $P_{in}$ = 10 dBm, Peak Measurement at 12.5% Duty Cycle, 4.6 ms Period, $T_A$ = 25°C unless otherwise noted) | Characteristic | Min | Тур | Max | Unit | |-------------------------------------------------------------------------|------|--------|-------------|------| | Frequency Range | 880 | _ | 915 | MHz | | Output Power | 34.5 | 35 | _ | dBm | | Power Added Efficiency | 48 | _ | _ | % | | Input VSWR | | 2:1 | _ | VSWR | | Harmonic Output<br>2nd f <sub>0</sub><br>3rd f <sub>0</sub> | | _<br>_ | -30<br>-35 | dBc | | Negative Supply Current | _ | _ | 1.25 | mA | | Output Power at Low Voltage (V <sub>D1</sub> , V <sub>D2</sub> = 4.0 V) | 33.3 | 33.5 | _ | dBm | | Output Power, Isolation (V <sub>D1</sub> , V <sub>D2</sub> = 0 V) | _ | -20 | <b>–</b> 15 | dBm | | 3 dB $V_{DD}$ Bandwidth ( $V_{D1}$ , $V_{D2} = 0$ to 6 V) | 1 | _ | _ | MHz | | Noise Power in 100 kHz, 925 to 935 MHz | _ | _ | -90 | dBm | ### Table 4. Minimum and Typical Performances for DCS Path at 4.8 V **ELECTRICAL CHARACTERISTICS** ( $V_{D1}$ , $_{2,\ 3}$ = 4.8 V, $P_{in}$ = 3 dBm, Peak Measurement at 12.5% Duty Cycle, 4.6 ms Period, $T_A$ = 25°C unless otherwise noted) | Characteristic | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|------|-----|------------|------| | Frequency Range | 1710 | _ | 1785 | MHz | | V <sub>DD</sub> | | 4.8 | _ | V | | V <sub>SS</sub> | | -4 | _ | V | | ISS | | _ | 2 | mA | | Output Power at (GSM Pulse) | 33 | _ | _ | dBm | | Output Power at (GSM Pulse; Low Voltage: V <sub>DD</sub> = 4.0 V) | 31.5 | _ | _ | dBm | | Power Added Efficiency | 35 | 40 | _ | % | | Input Return Loss | _ | _ | -12 | dB | | Harmonic Output 2nd f <sub>0</sub> 3rd f <sub>0</sub> | _ | _ | -30<br>-30 | dBc | | Output Noise Power (Pout Nominal; 100 kHz Bandwidth; 20 MHz above fo) | _ | _ | -80 | dBm | Table 5. Bill of Material for Dual Band Solution at 3.6 V | Ref | Description | Туре | Value | Unit | Comment | |-----|--------------------|---------|-------|------|------------------------| | C2 | Capacitor 0603 | NPO | 22 | pF | | | C3 | Capacitor 0603 | NPO | 22 | pF | | | C4 | Capacitor 0603 | NPO | 22 | pF | | | C5 | Capacitor 0603 | X7R | 47 | nF | | | C6 | Capacitor 0603 AVX | ACCUF | 3.9 | pF | | | C7 | Capacitor 0603 AVX | ACCUF | 6.8 | pF | | | C8 | Capacitor 0603 | NPO | 27 | pF | | | C9 | Capacitor 0603 | NPO | 5.6 | pF | | | C10 | Capacitor 0603 | NPO | 33 | pF | | | C11 | Capacitor 0603 | NPO | 33 | pF | | | C12 | Capacitor 0603 | X7R | 47 | nF | | | C13 | Capacitor 0603 | NPO | 10 | pF | | | C14 | Capacitor 0603 | NPO | 4.7 | pF | | | C16 | Capacitor 0603 | NPO | 47 | pF | | | C17 | Capacitor 0603 | X7R | 33 | nF | | | C18 | Capacitor 0603 | X7R | 47 | nF | | | C19 | Capacitor 0805 | X7R | 1000 | nF | | | C20 | Capacitor 0805 | X7R | 1000 | nF | | | C21 | Capacitor 0805 | X7R | 1000 | nF | | | C22 | Capacitor 0805 | X7R | 1000 | nF | | | C23 | Capacitor 0805 | X7R | 1000 | nF | | | C24 | Capacitor | Electro | 68 | μF | * Not needed when | | C25 | Capacitor 0603 | X7R | 100 | nF | connected to a Battery | | C26 | Capacitor 0603 | X7R | 100 | nF | | | C27 | Capacitor 0603 | _ | _ | _ | For open loop | | C28 | Capacitor 0603 | _ | _ | _ | For open loop | | C29 | Capacitor 0603 | _ | _ | _ | For open loop | | C30 | Capacitor 0603 | X7R | 6.8 | nF | | | C31 | Capacitor 0603 | NPO | 1.0 | pF | | | C32 | Capacitor 0603 | | _ | _ | N/C | | C33 | Capacitor 0603 | X7R | 47 | nF | | | R2 | Resistor 0603 | _ | 330 | Ω | | | R3 | Resistor 0603 | _ | 1.0 | kΩ | | | R4 | Resistor 0603 | _ | 0 | Ω | | | R5 | Resistor 0603 | _ | N/C | _ | | | R6 | Resistor 0603 | _ | 330 | Ω | | | R7 | Resistor 0603 | _ | 100 | Ω | | | R8 | Resistor 0603 | _ | 470 | Ω | | | R9 | Resistor 0603 | _ | 0 | Ω | For open loop | | R10 | Resistor 0603 | | 0 | Ω | For open loop | Table 5. Bill of Material for Dual Band Solution at 3.6 V (continued) | Ref | Description | Type | Value | Unit | Comment | |-----|------------------|---------|-------------|------|---------------------------------| | R11 | Resistor 0603 | _ | 10 | kΩ | | | R12 | Resistor 0603 | _ | 120 | kΩ | | | R13 | Resistor 0603 | _ | 2.7 | kΩ | | | R14 | Resistor 0603 | _ | 2.7 | kΩ | | | R15 | Resistor 0603 | | 0 | Ω | Jumper | | R16 | Resistor 0603 | | 180 | kΩ | | | R17 | Resistor 0603 | 1 | 4.7 | kΩ | | | R18 | Resistor 0603 | | N/C | _ | | | L1 | Inductor 0805 | | 1.8 | nH | TOKO 2012 Series | | L2 | Inductor 1606–10 | _ | 12 | nH | Coilcraft Microspring<br>Series | | L3 | Inductor 0603 | | 8.2 | nH | TAIYO YUDEN | | L4 | Inductor 1606–10 | _ | 12 | nH | Coilcraft Microspring<br>Series | | L5 | strap | | 0 | nH | Jumper | | L6 | strap | | 0 | nH | Jumper | | CR1 | Diode | SOT23 | MMBD701LT1 | _ | | | U1 | IPA DCS | PFP16 | MRFIC1817 | _ | | | U2 | IPA GSM | PFP16 | MRFIC0917 | _ | | | U3 | | TSSOP14 | MC33169 | _ | | | Q1 | N-Channel MOSFET | SO8 | MMSF4N01HD | _ | | | Q2 | PNP Transistor | SOT23 | MMUN2112LT1 | | | | Q3 | PNP Transistor | SOT23 | BC857LT1 | | | | Q4 | PNP Transistor | SOT23 | BC857LT1 | _ | | Table 6. Bill of Material for Dual Band Solution at 4.8 V | Ref | Description | Туре | Value | Unit | Comment | |-----|----------------|------|-------|------|---------| | C2 | Capacitor 0603 | NPO | 22 | pF | | | C3 | Capacitor 0603 | NPO | 22 | pF | | | C4 | Capacitor 0603 | NPO | 22 | pF | | | C5 | Capacitor 0603 | X7R | 47 | nF | | | C6 | Capacitor 0603 | NPO | 3.3 | pF | | | C8 | Capacitor 0603 | NPO | 27 | pF | | | C9 | Capacitor 0603 | NPO | 5.6 | pF | | | C10 | Capacitor 0603 | NPO | 33 | pF | | | C11 | Capacitor 0603 | NPO | 33 | pF | | | C12 | Capacitor 0603 | X7R | 47 | nF | | | C13 | Capacitor 0603 | NPO | 5.6 | pF | | | C14 | Capacitor 0603 | NPO | 5.6 | pF | | | C16 | Capacitor 0603 | NPO | 47 | pF | | | C17 | Capacitor 0603 | X7R | 33 | nF | | Table 6. Bill of Material for Dual Band Solution at 4.8 V (continued) | | | | (00111111111111111111111111111111111111 | | | |-------|------------------|---------|-----------------------------------------|------|---------------------------------| | Ref | Description | Туре | Value | Unit | Comment | | C18 | Capacitor 0603 | X7R | 47 | nF | | | C19 | Capacitor 0805 | X7R | 1000 | nF | | | C20 | Capacitor 0805 | X7R | 1000 | nF | | | C21 | Capacitor 0805 | X7R | 1000 | nF | | | C22 | Capacitor 0805 | X7R | 1000 | nF | | | C23 | Capacitor 0805 | X7R | 1000 | nF | | | C24 | Capacitor | Electro | 68 | μF | * Not needed when | | C25 | Capacitor 0603 | X7R | 100 | nF | Connected to a Battery | | C26 | Capacitor 0603 | X7R | 100 | nF | | | C27 | Capacitor 0603 | _ | _ | _ | For Open Loop | | C28 | Capacitor 0603 | _ | _ | _ | For Open Loop | | C29 | Capacitor 0603 | _ | _ | _ | For Open Loop | | C30 | Capacitor 0603 | XR7 | 6.8 | nF | | | C31 | Capacitor 0603 | NPO | 1 | pF | | | C32 | Capacitor 0805 | Y5V | 1 | μF | | | C33 | Capacitor 0603 | X7R | 47 | nF | | | R2 | Resistor 0603 | _ | 1.8 | kΩ | | | R3 | Resistor 0603 | _ | 2.7 | kΩ | | | R4 | Resistor 0603 | _ | 0 | Ω | | | R5 | Resistor 0603 | _ | N/C | _ | | | R6 | Resistor 0603 | _ | 330 | Ω | | | R7 | Resistor 0603 | _ | 100 | Ω | | | R8 | Resistor 0603 | _ | 470 | Ω | | | R9 | Resistor 0603 | _ | 0 | Ω | For open loop | | R10 | Resistor 0603 | _ | 0 | Ω | For open loop | | R11 | Resistor 0603 | _ | 10 | kΩ | | | R12 | Resistor 0603 | _ | 120 | kΩ | | | R13 | Resistor 0603 | _ | 2.7 | kΩ | | | R14 | Resistor 0603 | _ | 2.2 | kΩ | | | R15 | Resistor 0603 | _ | 0 | Ω | Jumper | | R16 | Resistor 0603 | _ | 120 | kΩ | | | R17 | Resistor 0603 | _ | 4.7 | Ω | | | R18 | Resistor 0603 | _ | N/C | _ | | | R19 | Resistor 0603 | _ | 100 | Ω | | | L1 | Inductor 0805 | _ | 1.8 | nH | TOKO 2012 Series | | L2 | Inductor 1606–9 | _ | 10 | nH | Coilcraft Microspring<br>Series | | L3 | Inductor 0603 | _ | 8.2 | nH | TAIYO YUDEN | | L4 | Inductor 1606–10 | _ | 12 | nH | Coilcraft Microspring<br>Series | | L5/L6 | Strap | _ | 0 | nH | Jumper | | | • | | | • | - <del>-</del> | Table 6. Bill of Material for Dual Band Solution at 4.8 V (continued) | Ref | Description | Type | Value | Unit | Comment | |-----|------------------|----------|-------------|------|---------| | CR1 | Diode | SOT-23 | MMBD701LT1 | _ | | | U1 | IPA DCS | PFP-16 | MRFIC1818 | _ | | | U2 | IPA GSM | PFP-16 | MRFIC0913 | _ | | | U3 | | TSSOP-14 | MC33169 | _ | | | Q1 | N-Channel MOSFET | SO-8 | MMSF4N01HD | _ | | | Q2 | PNP Transistor | SOT-23 | MMUN2112LT1 | _ | | | Q3 | PNP Transistor | SOT-23 | BC857LT1 | _ | | | Q4 | PNP Transistor | SOT-23 | BC857LT1 | _ | | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. Mfax is a trademark of Motorola, Inc. #### How to reach us: **USA/EUROPE/Locations Not Listed**: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1–303–675–2140 or 1–800–441–2447 JAPAN: Nippon Motorola Ltd.: SPD, Strategic Planning Office, 4–32–1, Nishi–Gotanda, Shinagawa–ku, Tokyo 141, Japan. 81–3–5487–8488 Customer Focus Center: 1-800-521-6274 Mfax™: RMFAX0@email.sps.mot.com - TOUCHTONE 1-602-244-6609 Motorola Fax Back System - US & Canada ONLY 1-800-774-1848 - http://sps.motorola.com/mfax/ ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, US & Canada ONLY 1–800–774–1848 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298 HOME PAGE: http://motorola.com/sps/ AN1602/D