## Software UART on the DSP56L811 Using GPIO Port B by Glen Wienecke Motorola Consumer DSP Applications Motorola, Incorporated Semiconductor Products Sector Wireless & DSP Division 6501 William Cannon Drive West Austin, TX 78735-8598 Mfax and OnCE are trademarks of Motorola, Inc. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or quarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (M) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### How to reach us: ### USA/Europe/Locations Not Listed: Motorola Literature Distribution P.O. Box 5405 Denver, Colorado 80217 1 (800) 441-2447 #### $Mfax^{TM}$ : RMFAX0@email.sps.mot.com TOUCHTONE (602) 244-6609 #### Asia/Pacific: Motorola Semiconductors H.K. Ltd. 8B Tai Ping Industrial Park 51 Ting Kok Road Tai Po, N.T., Hong Kong 852-2662928 #### **Technical Resource Center:** 1 (800) 521-6274 #### **DSP Helpline** dsphelp@dsp.sps.mot.com #### Japan: Nippon Motorola Ltd. Tatsumi-SPD-JLDC 6F Seibu-Butsuryu-Center 3-14-2 Tatsumi Koto-Ku Tokyo 135, Japan 81-3-3521-8315 #### Internet: www.motorola-dsp.com ### **TABLE OF CONTENTS** | SECTI | ON 1 UART METHODOLOGY | 1-1 | |-------|-------------------------------------|-----| | 1.1 | INTRODUCTION | 1-3 | | 1.2 | BACKGROUND | 1-3 | | 1.3 | START BIT | 1-3 | | 1.4 | DATA BITS | 1-4 | | 1.5 | PARITY BIT | 1-4 | | 1.6 | STOP BITS | | | 1.7 | BAUD RATE | | | 1.8 | SERIAL DATA PACKET | 1-5 | | SECTI | ON 2 SYSTEM OVERVIEW | 2-1 | | 2.1 | INTRODUCTION | | | 2.2 | UART EMULATION DETAILS | 2-3 | | 2.2.1 | Data Packet Description | 2-4 | | 2.2.2 | Receive Packet Example Description | | | 2.2.3 | Transmit Packet Example Description | | | 2.3 | UART EMULATION CHARACTERISTICS | | | 2.4 | HARDWARE REQUIREMENTS | | | 2.4.1 | Interrupt Restrictions | | | 2.4.2 | UART Sampling | | | 2.4.3 | Transfer Speed Restrictions | | | 2.5 | RESOURCE REQUIREMENTS | 2-9 | | SECTI | ON 3 USING THE SOFTWARE UART | 3-1 | | 3.1 | INTRODUCTION | 3-3 | | 3.2 | UART CONTROL REGISTER—x:uartCR | 3-3 | | 3.2.1 | PTYP Bit | | | 3.2.2 | DSIZ Bit | | | 3.3 | UART STATUS REGISTER—x:uartSR | | | 3.3.1 | PERR Bit | | | 3.3.2 | ORUN Bit | | | 3.3.3 | TDRE Bit | 3-6 | | 3.3.4 | RDRF Bit | .3-7 | |-------|-----------------------------|------------------| | 3.4 | UART DATA REGISTER—x:uartDR | .3-7 | | APPEN | IDIX A UART FILES | <b>A-1</b> | | A.1 | INTRODUCTION | A-3 | | A.2 | uart.asm FILE LISTING | A-3 | | A.3 | uartapp.asm FILE LISTING | <del>\</del> -14 | | | | | ### LIST OF FIGURES | Figure 1-1 | Serial Data Packet | 1-5 | |------------|----------------------------------|-----| | Figure 2-1 | Serial Data Packet | 2-3 | | Figure 2-2 | Receiving Serial Data Packets | 2-4 | | Figure 2-3 | Transmitting Serial Data Packets | 2-5 | | Figure 2-4 | UART Hardware Diagram | 2-8 | ### **LIST OF TABLES** | Table 2-1 | Instruction Cycle Requirements for UART Operations 2-10 | |-----------|---------------------------------------------------------| | Table 2-2 | Packet Interval for UART Operations 2-10 | | Table 3-1 | UART Control Register Bit Descriptions | | Table 3-2 | UART Control Register Bit Descriptions | # SECTION 1 UART METHODOLOGY The UART port is a common interface provided on a vast number of devices, including personal computers. By using this software module in conjunction with minimal external hardware, the DSP56L811 can support a UART interface. #### **UART Methodology** | 1.1 | INTRODUCTION1- | .3 | |-----|--------------------|----| | 1.2 | BACKGROUND1- | .3 | | 1.3 | START BIT | .3 | | 1.4 | DATA BITS | .4 | | 1.5 | PARITY BIT1- | .4 | | 1.6 | STOP BITS | .4 | | 1.7 | BAUD RATE | .4 | | 1.8 | SERIAL DATA PACKET | .5 | #### 1.1 INTRODUCTION This application note describes a software module written for the DSP56L811 that allows it to emulate a Universal Asynchronous Receiver Transmitter (UART). Since the serial peripherals available on the DSP56L811 are synchronous devices, they do not have intrinsic UART compatibility. This software module extends the basic DSP56L811 serial communications capability by providing the UART interface code necessary to link to other UART ports. #### 1.2 BACKGROUND The UART interface uses synchronization information embedded in serial data packets. These serial packets consist of: - Start bit to indicate the beginning of a data packet - Data bits - Parity bit (optional) - One or more stop bits to indicate the end of a data packet In order for a serial transfer to occur between two UART-equipped devices, both the transmitter and receiver must be configured with the same serial communications parameters. These parameters are as follows: - Baud rate (or bits per second) for the transfer - Number of data bits in the transfer - · Parity check method, if any, to be used in the transfer - Number of stop bits #### 1.3 START BIT The start bit signifies the beginning of a serial packet. This bit transitions the serial data line from an idle high-level state to a low-level state. The width of the start bit is specified by the baud rate. **Data Bits** #### 1.4 DATA BITS The data bits immediately follow the start bit. The number of data bits in a packet can vary from five to eight, but eight data bits is the most common. The width of the data bits is specified by the baud rate. #### 1.5 PARITY BIT An optional parity bit follows the data bits of the serial packet. Parity is a simple way to detect transmission errors. This error-detection method can only detect single-bit errors reliably, but is well suited for short, less error-prone paths. The most common types of parity used in serial transfers are as follows: - **No Parity**—No parity bit is embedded into the serial packet; stop bits immediately follow the data bits. - **Even Parity**—The parity bit in the packet is set or cleared so that the total number of 1s occurring in the data bits combined with the parity bit segment is an even number. - Odd Parity—The parity bit in the packet is set or cleared so that the total number of 1s occurring in the data bits combined with the parity bit segment is an odd number. #### 1.6 STOP BITS The stop bits in the packet indicate the end of a transfer. These stop bits are transferred as high-level pulses. The number of stop bits may vary, but at least one stop bit is required for proper synchronization. #### 1.7 BAUD RATE The baud rate in this context is equivalent to bits per second (bps) and includes the start bit, parity, and stop bits. For example, a baud rate of 9600 would exhibit a serial bit width characteristic of 1/9600 or $104.17~\mu s$ for all bits in the serial packet. The total packet width is determined by the number of actual bits in the packet, not just the number of data bits. #### 1.8 SERIAL DATA PACKET The figure below is an example of what a serial data packet might look like. Figure 1-1 Serial Data Packet The data packet above exhibits the following characteristics: - Baud rate of 2400 (this results in a bit width of $1/2400 = 417 \mu s$ ) - One start bit - 8 data bits - Even parity check bit - One stop bit | erial Data Packet | | | | |-------------------|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # SECTION 2 SYSTEM OVERVIEW Timer interrupts are used at the appropriate bit intervals to sample or transmit the serial data. This interrupt-driven implementation greatly reduces the MIPS requirement of this module by keeping the core intervention to a minimum. #### **System Overview** | 2.1 | INTRODUCTION | | |-----|--------------------------------|--| | 2.2 | UART EMULATION DETAILS | | | 2.3 | UART EMULATION CHARACTERISTICS | | | 2.4 | HARDWARE REQUIREMENTS | | | 2.5 | RESOURCE REQUIREMENTS | | #### 2.1 INTRODUCTION This software module uses GPIO Port B interrupts in conjunction with timer interrupts to perform the necessary synchronization associated with the UART protocol. GPIO pins PB0–PB7 have the capability of generating an interrupt on a rising/falling edge. One of these pins configured as a receive pin allows for synchronization on each start bit of a serial packet. #### 2.2 UART EMULATION DETAILS This section will describe, in detail, the approach used to emulate a hardware UART on the DSP56L811. The purpose of this section is to inform users about what the software is doing so that modifications to the code can be made, thus allowing integration of this software into a target system. **Figure 2-1** is an example of a serial data packet. Figure 2-1 Serial Data Packet #### 2.2.1 Data Packet Description The data packet above exhibits the following characteristics: - Baud rate of 2400 (this results in a bit width of $1/2400 = 417 \,\mu s$ ) - One start bit - 8 data bits - Even parity check bit - One stop bit #### 2.2.2 Receive Packet Example Description **Figure 2-2** indicates where the described events occur in the UART packet when receiving a data packet. Figure 2-2 Receiving Serial Data Packets By using this example data packet, we can evaluate how the asynchronous serial data stream is sampled and received. Receiving a serial packet from a connected external device involves the following sequence of events: - 1. The falling edge of the receive line generates a GPIO Port B interrupt. The GPIO Port B interrupt service routine programs Timer0 to interrupt the DSP at 1/4 of the serial bit interval and then disables further GPIO Port B interrupts. - 2. The Timer0 interrupt service routine samples the GPIO Port B receive pin to verify the start bit. If the start bit is verified, Timer0 is set to interrupt at 1/4 the serial bit interval. 3. The Timer0 interrupt service routine samples the GPIO Port B receive pin a second time to verify the start bit. If the start bit is verified, Timer0 is set to interrupt at a serial bit interval. **Note:** This sample is made in the middle fo the start bit. This serves as a reference point for subsequent samples. - 4. The Timer0 interrupt service routine samples data bits at the middle of each bit interval and stores the sample. Parity check is calculated as each sample is taken and repeated for each data bit in the serial packet. - 5. With even parity check enabled (as in this example), the parity bit is sampled after receiving all 8 bits and verified against calculated parity check bit. - 6. If the 16 bits of data are transmitted using this method, the process continues, beginning with step 1, until the second 8 bits of data have been sampled (the total data transmission from the connected device is sent as two serial packets with 8 data bits each). - 7. After the data is received the Timer0 interrupt service routine disables further Timer0 interrupts and enables GPIO Port B interrupts. **Note:** The stop bit is not sampled in order to reduce the MIPS requirement. #### 2.2.3 Transmit Packet Example Description **Figure 2-3** indicates where the described events occur in the UART packet when transmitting a data packet. Figure 2-3 Transmitting Serial Data Packets #### **UART Emulation Characteristics** Asynchronous serial packet transmission is handled in a manner similar to receiving a serial packet. The sequence of events that occurs when a serial packet is transmitted to the connected device is as follows: - 1. The user fills a buffer with data to be transmitted and invokes the UART transmit routine. - 2. The UART transmit routine drives the GPIO Port B transmit pin low to signal the start bit. Timer1 is set to interrupt at the end of a bit interval. - 3. The Timer1 interrupt service routine rotates the LSB out of the data buffer and drives the GPIO Port B transmit pin to the value of the rotated bit. The parity check is calculated as each bit is transmitted. Timer1 is set to interrupt at the end of each bit interval. This process repeats for each data bit in the serial packet. - 4. If even parity check is enabled, the Timer1 interrupt service routine generates even parity check and the GPIO Port B transmit pin is driven to the value of the parity check bit. Timer1 is set to interrupt at the end of the bit interval. - 5. The Timer1 interrupt service routine drives the GPIO Port B transmit pin high to signal the stop bit. Timer1 is set to interrupt at the end of the bit interval. - 6. If 16 bits of data are being transmitted, the Timer1 interrupt service routine drives GPIO Port B transmit pin low to signal the start bit for the second data packet, and repeats the process beginning with step 3 until the second set of 8 data bits have been transmitted (i.e., 16 bits of data are transmitted to the connected device as two serial packets with 8 data bits each). - 7. The Timer1 interrupt service routine disables further Timer1 interrupts, and data transmission is complete. #### 2.3 UART EMULATION CHARACTERISTICS This software module was designed to meet the important communications configurations available on a variety of UART systems while keeping code as simple as possible. The following list provides the UART emulation characteristics of this module: - The UART Status Register, UART Control Register, and UART Data Register are located in X data RAM. - Bits in the UART Status Register are used for Parity Error (PERR) and Overrun (ORUN) error detection. - Bits in the UART Status Register are used to detect Receive Data Register Full (RDRF) and Transmit Data Register Empty (TDRE). - The UART emulation uses double-buffered input and single-buffered output. - The UART emulation recognizes data sizes of 8 bits or 16 bits as seen from the DSP56L811 side (16-bit data is transmitted and received as two UART packets that include 8 data bits). - The UART emulation uses either no parity check or even parity check for data integrity. - The UART emulation supports a range of baud rates to support various connected UART devices. - The maximum recommended baud rate for full-duplex transfers is 19200 baud. - The maximum recommended baud rate for half-duplex transfers is 38400 baud. - The emulation uses a single stop bit. - The 2X oversample on the start bit protects against line noise. - The emulation uses a single timer interrupt for each transmit/receive bit to minimize core interrupts and MIPS requirement. - The dual timer interrupt scheme allows for full-duplex operation. #### 2.4 HARDWARE REQUIREMENTS The UART hardware requirements vary according to the device that is being connected to the DSP56L811. Personal computer serial ports use the UART protocol with RS-232 voltage levels. The RS-232 lines also carry inverted signals because the typical UART transceiver inverts the RS-232 signal and shifts the voltage levels down to TTL specifications. An additional level shifter may be required to convert the TTL voltage levels down to the CMOS operating voltage levels of the DSP. **Figure 2-4** gives an example of how a PC could be connected to the DSP56L811. Figure 2-4 UART Hardware Diagram #### **Hardware Requirements** The transmit and receive lines of the serial port on the PC are connected to the UART transceiver. These signals are then connected to a level shifter to drop the voltage down to DSP levels. Finally, the receive and transmit lines are connect to two GPIO Port B pins on the DSP. **Notes:** - 1. The other handshaking lines on the Host PC serial port are not used, and this software module does not provide for hardware handshaking. - **2.** Some UART transceivers provide level shifting down to DSP voltage levels, thus eliminating the need for an additional level shifter. #### 2.4.1 Interrupt Restrictions Because the UART uses a GPIO and timer interrupt scheme for bit synchronization, special care must be taken to assure that these interrupts are not masked for long durations. Masking can cause erroneous bit synchronizing that can result in loss of data integrity. Make sure that other user interrupt routines that can be executed during the a serial transfer are short, so that they do not mask the UART interrupts for long periods of time. #### 2.4.2 UART Sampling To keep the implementation simple and reduce the MIPS requirement of this software module, the sampling of bits during a receive operation is limited. Most hardware UARTs oversample each data bit and then use some scheme to determine the bit value from the oversamples. This allows for greater data integrity. The sampling approach used in this module is a 2X oversample on the start bit, then single-sampling for each subsequent bit. The sampling is done in the middle of the serial bit. Noise on the line could produce an erroneous bit sampling, and there is no oversampling to protect against this. Even with the limited sampling scheme, an even parity check is available to reliably detect single bit errors. This scheme seems well suited for short, less error-prone serial data paths. #### 2.4.3 Transfer Speed Restrictions The speed at which the software UART can transfer serial data is constrained by the DSP56L811 clock speed. The maximum recommended rates for full-duplex and half-duplex transfers are 19200 and 38400 baud, respectively for a DSP core clock of 40 MHz. Using a slower clock requires slower baud rates for proper bit synchronization. Another transfer speed constraint is the total MIPS required for the software UART routines. Refer to **Section 2.5** for more information on the MIPS requirements. #### 2.5 RESOURCE REQUIREMENTS Unlike a hardware UART peripheral, the software implementation requires more core intervention and resources. The following resources provide the necessary tools to allow the module to emulate a hardware UART: - Timer0 for receive bit synchronization - Timer0 interrupt vector - Timer1 for transmit bit synchronization - Timer1 interrupt vector - Two GPIO Port B pins for transmit and receive lines (receive must be PB0-PB7) - GPIO interrupt vector - Seven words of X memory RAM space for UART registers and internal variable space - 208 words of Program RAM space for UART code - Core MIPS (requirement increases with faster baud rates) To describe the MIPS requirement for this module accurately, we must look at the actual core cycles spent on executing instructions for the UART routines and the time that it takes to send a packet of serial data. **Table 2-1** provides an analysis of the DSP core clock cycle requirements for transmit and receive operations based on the particular communications configurations. **Note:** These clock cycle counts were determined using the DSP56800 simulator. **Table 2-1** Instruction Cycle Requirements for UART Operations | Task | 8-bit Data<br>No Parity | 8-bit Data<br>Even Parity | 16-bit Data<br>No Parity | 16-bit Data<br>Even Parity | |----------|-------------------------|---------------------------|--------------------------|----------------------------| | Receive | 1018 | 1110 | 2014 | 2202 | | Transmit | 1020 | 1118 | 2014 | 2208 | #### **Resource Requirements** **Table 2-2** shows the packet interval information required to determine data transmission time. **Table 2-2** Packet Interval for UART Operations | | 8-bit data<br>No Parity | 8-bit Data<br>Even Parity | | | | |----------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|--| | Receive | 8.5<br>baud rate | 9.5<br>baud rate | 17<br>baud rate | 19<br>baud rate | | | Transmit | $\frac{10}{\text{baud rate}} + \frac{94}{\text{DSP core clk}}$ | $\frac{11}{\text{baud rate}} + \frac{94}{\text{DSP core clk}}$ | $\frac{20}{\text{baud rate}} + \frac{94}{\text{DSP core clk}}$ | $\frac{22}{\text{baud rate}} + \frac{94}{\text{DSP core clk}}$ | | Note: The packet interval values were determined by looking at the number of bit intervals required for the transmit and receive operations. **Note:** The transmit operation takes an additional 94 core clock cycles to initiate a transmission. The values in the two tables above can be used to calculate the MIPS for a specific communications configuration. The following equation can be used to calculate the required MIPS: MIPS Requirement = $$\frac{\text{Clock Cycle Requirement}}{\text{Packet Interval}} \times \frac{\text{Instruction}}{2 \text{ Cycles}} \times \frac{1}{10^6}$$ The following examples illustrate how to calculate the MIPS requirement. #### **Example 2-1** UART Receive Operation MIPS Requirement Calculation - Example 1: 8-bit data - · Even parity - 19200 baud - DSP core clock = 40 MHz - Clock Cycle Requirement = 1110 cycles (**Table 2-1** on page 2-9) - Packet Interval = 9.5 bits / 19200 bps = 494.79 $\mu$ s (**Table 2-2** on page 2-10) MIPS Requirement = $$\frac{1110 \text{ Cycles}}{494.79 \text{ }\mu\text{s}} \times \frac{\text{Instruction}}{2 \text{ Cycles}} \times \frac{1}{10^6} = 1.12$$ #### Example 2-2 UART Transmit Operation MIPS Requirement Calculation - 16-bit data - No parity - 9600 baud - DSP core clock = 40 MHz - Clock Cycle Requirement = 2014 cycles (**Table 2-1** on page 2-9) - Packet Interval = 20 bits / 9600 bps + 94 / 40 MHz = 2.09 ms (**Table 2-2** on page 2-10) MIPS Requirement = $$\frac{2014 \text{ Cycles}}{2.09 \text{ ms}} \times \frac{\text{Instruction}}{2 \text{ Cycles}} \times \frac{1}{10^6} = 0.483$$ Note: All of the calculations and formulas for the MIPS requirements are based on estimations of cycle counts provided by simulation. Actual MIPS requirements may vary according to the user's application of this software module. Resource Requirements <del>dsp</del> # SECTION 3 USING THE SOFTWARE UART The programming model for this module was designed to provide UART configuration capability similar to that of a hardware UART. The programming model uses a UART Control Register, a UART Status Register, and a UART Data Register. #### **Using the Software UART** | 3.1 | INTRODUCTION | 3-3 | |-----|--------------------------------|-----| | 3.2 | UART CONTROL REGISTER—X:UARTCR | 3-3 | | 3.3 | UART STATUS REGISTER—X:UARTSR | 3-4 | | 3.4 | UART DATA REGISTER—X:UARTDR | 3-7 | #### 3.1 INTRODUCTION The functionality of the UART registers introduces an important difference between a hardware UART and the software implementation. Certain bits of status registers in hardware UARTs are altered as the data registers are read or written. For example, a bit indicating that the receive buffer is full may be cleared when the receive buffer register is read. This is not the case in the software implementation. The *user is responsible* for setting or clearing the appropriate status bits to ensure proper operation, because the registers of the software UART are simply X memory locations. This section provides information on the software UART register set. Each register can be referenced from inside user code by using the appropriate equate string from the UART software module with the X memory reference. For example, the UART Status Register equate is *uartSR*, so this register can be referenced by using *x:uartSR* as an operand for instructions. **Note:** All registers are 16 bits wide. #### 3.2 UART CONTROL REGISTER—x:uartCR The bits of this register are used to program the communications configuration for the software UART. **Table 3-1** describes the meaning of each bit. Bit Bit = 1 **Default** Mask **Usage** = 0No. Name 15-2N/A N/A N/A N/A N/A N/A 1 **DSIZ** uartDSIZ 8-bit 0 data 16-bit size flag data data 0 **PTYP** uartPTYP parity no even 0 type parity parity flag Table 3-1 UART Control Register Bit Descriptions Note: The default for both programmable bits is 0. The default values are set during the execution of the configure communications routine provided in this module. #### **UART Status Register—x:uartSR** #### 3.2.1 **PTYP Bit** The PTYP bit configures the Parity Type used by the receive and transmit operations of the UART. If programmed as a 0, no parity will be used on transmit and receive operations. If programmed as a 1, even parity will be used on transmit and receive operations. The two parity types available can be programmed as follows: ``` bfclr #uartPTYP,x:uartSR ; set PTYP = 0 bfset #uartPTYP,x:uartSR ; set PTYP = 1 ``` When configured for even parity, the data received is checked against the parity bit for even parity. If an error occurs, the PERR bit in the UART Status Register is set. In addition, the even parity bit is calculated and transmitted during a UART transmission. #### 3.2.2 **DSIZ Bit** The DSIZ bit is used to configure the Data Size for UART transfers. If programmed as a 0, a data size of 8 bits is used. If programmed as a 1, a data size of 16 bits is used. The data sizes available can be programmed as follows: ``` bfclr #uartDSIZ,x:uartSR ; set DSIZ = 0 bfset #uartDSIZ,x:uartSR ; set DSIZ = 1 ``` Note: This configuration is only used on the DSP56L811 side. Because the data size in most UART devices is 8 bits and the data size in the DSP56L811 is 16 bits, this can be a useful setting. The 16-bit data is actually received and transmitted as two packets that include 8 data bits. Hence, the connected device must complete two packet transfers for every packet transfer on the DSP56L811. #### 3.3 UART STATUS REGISTER—x:uartSR The bits of this register are used to determine the current status of the UART operations. **Table 3-2** describes the meaning of each bit. Table 3-2 UART Control Register Bit Descriptions | Bit<br>No. | Name | Mask | Usage | Bit = 0 | Bit = 1 | Default | |------------|------|----------|--------------------------------------------|--------------------------------------|----------------------------------|---------| | 15-8 | N/A | N/A | N/A | N/A | N/A | N/A | | 7 | TXPB | N/A | Transmit<br>Parity Bit | DO NOT<br>MODIFY | DO NOT<br>MODIFY | N/A | | 6 | TXHI | N/A | Transmit<br>High/low<br>byte flag | DO NOT<br>MODIFY | DO NOT<br>MODIFY | N/A | | 5 | RXPB | N/A | Receive<br>Parity Bit | DO NOT<br>MODIFY | DO NOT<br>MODIFY | N/A | | 4 | RXHI | N/A | Receive<br>Hi/low<br>byte flag | DO NOT<br>MODIFY | DO NOT<br>MODIFY | N/A | | 3 | PERR | uartPERR | Parity<br>Error flag | no parity<br>error | parity error | 0 | | 2 | ORUN | uartORUN | Overrun<br>error flag | no overrun | overrun<br>error | 0 | | 1 | TDRE | uartTDRE | Transmit<br>Data<br>Register<br>Empty flag | Transmit<br>Data<br>Register full | Trans Data<br>Register<br>empty | 1 | | 0 | RDRF | uartRDRF | Receive<br>Data<br>Register<br>Full flag | Receive<br>Data<br>Register<br>empty | Receive<br>Data<br>Register full | 0 | The default values are set during the execution of the configure communications routine provided in module. #### **UART Status Register—x:uartSR** #### 3.3.1 **PERR Bit** The PERR bit is the flag for Parity Errors. If even parity is being used (PTYP = 1), then this bit is set if a parity error occurs during the reception of a serial packet. **Note:** This bit is not cleared by the UART routines. The *user is responsible* for clearing this bit after a parity error has occurred. An example of how this bit might be used is shown in the following code: ``` bftsth #uartPERR,x:uartSR ; if PERR = 1 bcs parity_error ; goto parity_error ``` #### 3.3.2 ORUN Bit The Overrun (ORUN) error bit is used to detect overrun errors. An overrun occurs when the UART data register is already full (RDRF = 1) and another serial packet is received. This means that the data currently in the UART data register will be overwritten with the newly received data. Since the receive routines feature double-buffering, the user has the time interval before the next serial packet is received to read the data register and clear the Receive Data Register Full flag. An example of how this bit might be used is shown in the following code. ``` bftsth #uartORUN,x:uartSR ; if ORUN = 1 bcs overrun error ; goto overrun error ``` #### **3.3.3** TDRE Bit The Transmit Data Register Empty (TDRE) bit indicates when the Transmit Data Register is empty. If this bit is set (TDRE = 1), then transmission is in progress and the user should not invoke the UART transmit routine. If this bit is clear (TDRE = 0), then the transmit data register is empty and a new transmission can occur. Since the transmit routines are single-buffered, failure to poll the TDRE bit prior to performing a serial transmit will result in an erroneous transmission. An example of how this bit might be used is shown in the following code: ``` L1 #uartTDRE,x:uartSR,L1 ; if TDRE=0 goto L1 brclr move #$FFFF,x0 ; x0 = \$FFFF lea (gp)+ ; advance sp x0,x:(sp) move ; pass parm on stack ; invoke transmit uart_Transmit jsr ; fix stack pop ``` #### 3.3.4 RDRF Bit The Receive Data Register Full (RDRF) bit is used to detect when new data has been put into the UART data register. By polling this bit, the user can detect when the UART data register contains valid data. When this bit is set (RDRF = 1) the UART data register contains new data. When this bit is clear (RDRF = 0) then no new data has arrived. **Note:** The UART routines do not clear this bit. *The user is responsible for clearing this bit when data has be read out of the UART data register.* An example of how this bit might be used is shown in the following code: ``` L1 brclr #uartRDRF,x:uartSR,L1 ; if RDRF=0 goto L1 move x:uartDR,x0 ; x0 = receive data bfclr #uartRDRF,x:uartSR ; RDRF = 0 ``` #### 3.4 UART DATA REGISTER—x:uartDR The UART Data Register is the receive data buffer that contains valid data when the RDRF (Receive Data Register Full) bit of the UART Status Register is set. The data in this buffer should be read and the RDRF bit should be cleared by the user before the next serial data is received to prevent the ORUN (Overrun) error bit from being set in the UART Status Register. ## APPENDIX A UART FILES The uart.asm file contains all of the assembly code necessary for the software implementation. In addition, a large header comment describes the steps necessary to get the code up and running. The uartapp.asm file shows how to use the UART routines that configure the communications settings, receive serial data, and transmit serial data. #### **UART Files** | A.1 | INTRODUCTION | |-----|--------------------------| | A.2 | UART.ASM FILE LISTING | | A.3 | UARTAPP.ASM FILE LISTING | #### A.1 INTRODUCTION The files provided to get the user started include *uart.asm*, the UART module itself, and *uartapp.asm*, an example application using the routines of the UART module. This appendix gives a full listing of both files. #### A.2 uart.asm FILE LISTING ``` (C) Motorola, Inc. 1996 -- All rights reserved. ; Module: uart.asm ; Version: 1.0 The purpose of this module is to emulate a hardware UART ; Purpose: (Universal Asynchronous Receiver Transmitter) communications interface using software. The 56800 GPIO port b is used for the transmit and receive lines of the serial data streams. Additionally, GPIO and timer module interrupt service routines provide the necessary synchronization to a user-specified baud rate. ; Modification History: None The implementation of the UART requires the following ; Resources: resources: - Timer 0 of timer module for receive bit synchronization - Timer 0 interrupt vector - Timer 1 of timer module for transmit bit synchronization - Timer 1 interrupt vector - Two GPIO port b pins for receive/transmit (must be PBO-PB7) - GPIO interrupt vector - 7 words of x-memory space for UART registers and variables - 208 words of p-memory space for UART instructions - Core MIPS increasing with faster baud rates Example: 9600 baud; 8-bit data; even parity MIPS Requirement = 0.54 MIPS (see application note for further MIPS analysis) ; Specs: The UART routines can be configured by the user to match the capabilities of the device connected to the 56800. The following configurations are available: - Variable baud rates (Note: baud rates up to 38400 have been successful in a lab environment) - Even parity check or no parity check ``` ``` - Data sizes of 8-bit or 16-bit values as seen from the DSP (Note: 16-bit data is transmitted/received as two 8-bit values) - One stop bit This module consists of two user-callable routines, three interrupt service routines, and one utility routine. See comments above module routines for descriptions. User-Callable Routines: uart Config Com - configures UART to default settings uart_Transmit - initiates a UART transmit Interrupt Service Routines: uart_GPIO_ISR - interrupt service routine for gpio port b uart_TIMERO_ISR - interrupt service routine for timer 0 uart TIMERO ISR - interrupt service routine for timer 1 Utility Routine: uart_Start_TX - required for proper operation of UART code ; X-Mem Space: X-memory space is used by this module for UART status, control, state information, and data buffers. The following provides a description of each x-memory word used by this uartSR - UART Status Register | ****** | TXPB | TXHI | RXPB | RXHI | PERR | ORUN | TDRE | RDRF | 8 7 6 5 4 3 2 1 15 BITS NAME USE = 0 = 1 ______ -8 N/A N/A N/A N/A N/A 7 TXPB tx parity USED INTERNALLY; DO NOT MODIFY 6 TXHI tx hi/lo byte USED INTERNALLY; DO NOT MODIFY 5 RXPB rx parity USED INTERNALLY; DO NOT MODIFY 15-8 N/A N/A ; 4 RXHI rx hi/lo byte USED INTERNALLY; DO NOT MODIFY 3 PERR parity error no parity error parity error 2 ORUN overrun error no overrun overrun error overrun error 1 TDRE tx data reg empty tx data reg full tx data reg empty 0 RDRF rx data reg full rx data reg empty rx data reg full uartCR - UART Control Register | ******* | DSIZ | PTYP | ______ ``` ``` BITS NAME USE = 0 15-2 N/A N/A N/A N/A 8-bit data 1 DSIZ data size 16-bit data 0 PTYP parity type no parity even parity uartRXC - UART Receive Count Register (DO NOT MODIFY) uartTXC - UART Transmit Count Register (DO NOT MODIFY) uartRXR - UART Receive Shift Register (DO NOT MODIFY) uartTXR - UART Transmit Shift Register (DO NOT MODIFY) uartDR - UART Data Register (contains valid data when RDRF = 1) This module is designed to be included at the end of the ; How to run ; this code: existing user code. The user must modify this module to to allow for proper code integration. The following description lists the steps necessary prior to executing this code. The user can use a search of each step to find the point in this code that needs modifications. For instance, do a text search on STEP 0 to find the point of the module that needs modification for step 0. STEP 1 Modify the equate value uartXBASE that determines the base address in x-memory where UART variables will be placed. Example - UART x-memory storage begins at x:$40 uartXBASE equ $40 STEP 2 Specify the GPIO pins to be used for the receive and transmit lines of the UART. Do this by modifying the equate values uartPBTX, uartPBRX, and uartPBIRUPT. Note that only PBO-PB7 can be used as the receive pin since they are the only ones capable of generating transitional interrupts. The value of uartPBIRUPT is written to the PBINT port B control register. The upper and lower bytes of the uartPBIRUPT value should coincide with the lower byte of uartPBRX. Example 1 - PB0 = Receive; PB1 = Transmit uartPBRX $0001 equ uartPBTX $0002 equ uartPBIRUPT equ $0101 Example 2 - PB2 = Receive; PB3 = Transmit uartPBRX $0004 equ uartPBTX equ $0008 $0404 uartPBIRUPT equ ``` ``` ; STEP 3 Calculate the UART bit rate using the following formula and modify the uartBR equate. Note: round down to nearest integer uartBR = 1 / [baud rate * (4 / CPU clock rate)] - 1 Example - DSP running at 40MHz, 19200 baud uartBR = 1 / [19200 * (4 / 40e6)] - 1 = 519 STEP 4 If desired add user code to uart TIMERO ISR that will be executed upon completion of a serial data receive. STEP 5 If desired add user code to uart TIMER1 ISR that will be executed upon completion of a serial data transmit. STEP 6 Use the include directive to add the code in this module to user code. This code should be added at the end of the user code. Example ; last line of user code include 'uart.asm' STEP 7 Follow the calling requirements of the UART routines in user code. See comments above module routines for more information. See uartapp.asm for an application example of this module. ;********* ;* * UART Module Equates * * ; * **************** * ; **************** ;**** Addresses ****; uartIPR equ $fffb ;addr of interrupt priority reg uartPBD $ffec ;addr of port b data reg equ uartPBDDR $ffeb ;addr of port b data direction reg equ ;addr of port b interrupt reg uartPBINT $ffea equ uartTCR01 $ffdf ;addr of timer01 control reg equ uartTPR0 $ffde ;addr of timer0 preload req equ uartTCT0 $ffdd ;addr of timer0 count reg equ uartTPR1 $ffdc ;addr of timer1 preload req equ uartTCT1 $ffdb ;addr of timer1 count reg equ ;**** Constants ****; ``` ``` STEP 1 Modify the equate value uartXBASE that determines the base address in x memory where storage for internal UART variables will be placed. equ $100 uartXBASE ; base address for xmem var storage STEP 2 Specify the GPIO pins to be used for the receive and transmit lines of the UART. Do this by modifying the equate values uartPBTX, uartPBRX, and uartPBIRUPT. ;PBDDR (data dir) serial transmit mask equ $0001 uartPBTX equ $0002 ;PBDDR (data dir) serial receive mask uartPBRX uartPBIRUPT equ $0202 ;PBINT (port b interrupt reg) setting uartENABLETO equ $0090 timer0 control bit mask; $9000 uartENABLET1 equ ;timer1 control bit mask ;**** uartCR MASKS ****; $0001 ;mask for PTYP bit uart.PTYP equ uartDSIZ equ $0002 ;mask for DSIZ bit ;**** uartSR MASKS ****; ;mask for RDRF bit uartRDRF equ $0001 equ $0002 uartTDRE ;mask for TDRE bit mask for ORUN bit mask for PERR bit mask for RXHI bit mask for RXPB bit equ $0004 uartORUN uartPERR equ $0008 $0010 uartRXHI equ uartRXPB equ $0020 uartTXHI equ $0040 mask for TXHI bit uartTXPB equ $0080 ;mask for TXPB bit STEP 3 Calculate the UART bit rate using the following formula and modify the uartBR equate. Note: round down to nearest integer uartBR = 1 / [baud rate * (4 / CPU clock rate)] - 1 ______ equ ;UART rate is 19200 @ 40MHz ********** ; * * UART Module Subroutines * * ; ********** ; Routine: uart_Config_Com This routine configures the necessary peripherals and ; Purpose: ``` ``` initializes UART status and control registers. uart_Config_Com #$0000,x:uartTCR01 ;disable timer0/timer1 move #uartBR,x:uartTPR0 ;timer0 preload reg = uartBR move move #uartBR,x:uartTPR1 ;timer1 preload reg = uartBR bfset #$0100,sr ; enable all levels of irupts bfclr #$0200,sr ; enable all levels of irupts bfset #$8800,x:uartIPR ;enable GPIO/timer interrupts bfset #uartPBTX,x:uartPBDDR ; configure serial output pin bfclr #uartPBRX,x:uartPBDDR ; configure serial input pin move #uartPBIRUPT,x:uartPBINT ;set up port b interrupts bfset #uartPBTX,x:uartPBD drive serial output pin high #$0000,x:uartSR reset UART status req move move reset UART control reg #$0000,x:uartCR bfset #uartTDRE,x:uartSR ;uartTRDE flag = 1 rts ; Routine: uart_GPIO_ISR This routine is the interrupt service routine for the GPIO ; Purpose: port b pins. When a falling edge occurs on the port b pin configured as the receive line, an interrupt occurs and this routine is invoked. ; Parameters: N/A DO NOT INVOKE DIRECTLY uart GPIO ISR #uartBR/4-4,x:uartTCT0 ;timer0 cnt reg = qrate move bfset #uartENABLET0,x:uartTCR01 ;enable timer0 with irupts #$0000,x:uartPBINT ;turn off portb irupts move irx_cnt = 0 move #$0000,x:uartRXC bfclr #uartRXPB,x:uartSR reset parity check bit rti ; Routine: uart_TIMERO_ISR ; Purpose: This routine is the interrupt service routine for timer0. When the value in the timer 0 count register goes to zero, an interrupt occurs and this routine is invoked. This routine handles the UART receive operation. Upon completion of the UART reception, the received data is put into uartDR and the RDRF flag is asserted high (RDRF = 1). ; Parameters: DO NOT INVOKE DIRECTLY ; Notes: ** the RDRF flag must be high (RDRF = 1) before the contents of uartDR is valid ** if uartDR is not read and the RDRF flag is not cleared ``` ``` (RDRF = 0) before the reception of the next serial data, the ORUN flag of the uartSR will be set and the data in uartDR is lost uart TIMERO ISR ; advance stack pointer lea (sp)+ move x0,x:(sp)+ ;push x0 onto stack move y0,x:(sp) ; push y0 onto stack ; DETERMINE RECEIVE STATE x0 = rx count move x:uartRXC,x0 \#0, x0 if x0 == 0 cmp beq uartSAMP0 ;goto SAMPO cmp \#1,x0 ; if x0 == 1 uartSAMP1 ;goto SAMP1 beq ; RECEIVE DATA BITS 1-8/PARITY BIT STATE x:uartRXR,y0 ;y0 = previous sample move bftsth #uartPBRX,x:uartPBD ; sample rx pin, set carry У0 ;rotate carry into y0 ror ;if rx=0, goto NoToggle uartNoToggle bge bfchg #uartRXPB,x:uartSR ;else toggle parity check bit uartNoToggle #10,x0 ; if x0 == 10 cmp uartSAMP10 beq ;goto uartSAMP10 move y0,x:uartRXR icurrent sample = y0 #9,x0 if x0 == 9 cmp beq uartSAMP9 ;goto uartSAMP9 bra uartRXend ;goto uartRXend ; RECEIVE DATA BIT 8 STATE uartSAMP9 brset #uartPTYP,x:uartCR,uartRXend ;if PBIT=1 goto uartRXend bra uartChkDSIZ ;else goto ChkDSIZ ; RECEIVE PARITY BIT STATE uartSAMP10 move x:uartRXR,y0 ;y0 = previous sample brclr #uartRXPB,x:uartSR,uartChkDSIZ ;if RXPB=0 goto ChkDSIZ bfset #uartPERR,x:uartSR ;else set parity error bit uartChkDSIZ ;goto ChkDSIZ bra ; RECEIVE FIRST START BIT OVERSAMPLE STATE uartSAMP0 ;disable timer0 bfclr #uartENABLETO,x:uartTCR01 move #uartBR/4-10,x:uartTCT0 ;timer0 cnt reg = grate ;enable timer0 with irupts bfset #uartENABLETO,x:uartTCR01 ; RECEIVE SECOND START BIT OVERSAMPLE STATE uartSAMP1 brclr #uartPBRX,x:uartPBD,uartRXend ; if rx pin=0 goto uartRXend ``` ``` bra uartRXDone ;goto RXDone ; CHECK DATA SIZE CONTROL BIT uartChkDSIZ brset #uartDSIZ,x:uartCR,uart16In ;if DSIZ=1 goto 16In ;else x0=shift amount (8) move \#8.x0 lsrr y0,x0,y0 ;shift sample into low byte bra uartEndSamp ; goto EndSamp ; DATA SIZE IS 16 BITS uart16In bfchg #uartRXHI,x:uartSR test and toggle RXHI flag uartRXDone ;if RXHI=0 goto RXDone ; END OF SAMPLING, STORE SAMPLE IN INPUT BUFFER uartEndSamp brclr #uartRDRF,x:uartSR,uartNoORUN ;if RDRF=0 goto NoORUN bfset #uartORUN,x:uartSR ;else set overrun bit ; NO OVERRUN ERROR, SIGNAL THAT DATA HAS BEEN RECEIVED uartNoORUN move y0,x:uartDR ; inbuf = current sample bfset #uartRDRF,x:uartSR ;RDRF flag = 1 STEP 4 If desired add user code to uart_TIMERO_ISR that will be executed upon completion of a serial data receive. Add your code here. ; CONFIGURE TO WAIT FOR NEXT START BIT uartRXDone bfclr #uartENABLETO,x:uartTCR01 /disable timer0 move #uartPBIRUPT,x:uartPBINT ;set up port b irupts uartRXend incw x0 ;increment sample cnt move x0,x:uartRXC ;update sample count pop y0 restore y0 x0 restore x0 gog rti ; Routine: uart_Transmit (tdata) This user-callable routine can be invoked to transmit data ; Purpose: via the software UART. The data to be transmitted is passed to the routine on the software stack. ; Parameters: tdata = transmit data This routine should be invoked as follows: move #tdata,reg ;reg = tdata lea ;advance sp (sp)+ move reg,x:(sp) ;push reg onto stack jsr uart_Transmit ;invoke transmit routine ``` ``` ;pop passed parameter pop where tdata = immediate operand transmit data reg = core register ** the TDRE bit in wartSR must be high (TDRE = 1) before invoking this funciton uart Transmit lea (sp)+ advance stack pointer move x0,x:(sp) ;push x0 onto stack move x:(sp-3),x0 ;x0 = transmit data move x0,x:uartTXR iuartTXR = x0 bfclr #uartTDRE,x:uartSR ;TDRE = 0 uart_Start_TX ;invoke Start TX routine jsr x0 ;restore x0 pop rts ; Routine: uart Start TX ; Purpose: This routine initiates a UART serial transmit by modifying the appropriate peripheral and UART register space. ; Parameters: N/A DO NOT INVOKE DIRECTLY ; Notes: ;************************************ uart Start TX bfclr #uartPBTX,x:uartPBD drive tx pin low move #uartBR,x:uartTCT1 ;timer1 count req = rate bfset #uartENABLET1,x:uartTCR01 ;enable timer1 with irupts move #$0000,x:uartTXC reset transmit count bfclr #uartTXPB,x:uartSR reset transmit parity rts ; Routine: uart_TIMER1_ISR ; Purpose: This routine is the interrupt service routine for timer1. When the value in the timer1 count register goes to zero, an interrupt occurs and this routine is invoked. This routine handles the UART transmit operation. ; Parameters: N/A ; Notes: DO NOT INVOKE DIRECTLY uart_TIMER1_ISR lea (sp)+ ;advance stack pointer move x0,x:(sp)+ ;push x0 onto stack move y0,x:(sp) ;push y0 onto stack ; DETERMINE TRANSMIT STATE move x:uartTXC,y0 ;y0 = transmit count if y0 = 8 cmp #8,70 uartTRANS8 ; goto TRANS8 beg cmp #9,y0 if y0 = 9 uartTRANS9 ;goto TRANS9 beq ``` ``` #10,y0 if y0 = 10 cmp beq uartEndTrans ;goto EndTrans ; TRANSMIT DATA BITS 1-8 STATE move x:uartTXR,x0 ;x0 = previous transmit word rotate LSB into carry ror move x0,x:uartTXR ;update tx register bcs uartTXHigh ;if carry set, goto TXHigh ; WRITE A ZERO uartTXLow bfclr #uartPBTX,x:uartPBD drive output pin low bra uartNextTX ;goto NextTX ; WRITE A ONE uartTXHiqh bfset #uartPBTX.x:uartPBD drive output pin high bfchq #uartTXPB,x:uartSR ;toggle the parity send bit uartNextTX ;goto NextTX ; END OF STOP BIT/TRANSMIT STOP BIT STATE uartTRANS9 brclr #uartPTYP,x:uartCR,uartEndTrans ;if PBIT = 0, goto EndTrans uartTXHigh ;else goto uartTXHigh bra ; TRANSMIT PARITY/STOP BIT STATE uartTRANS8 brclr #uartPTYP,x:uartCR,uartTXHigh ;if PBIT = 0, goto EndTrans brset #uartTXPB,x:uartSR,uartTXHigh ;if TXPB = 1, goto TXHigh bra uartTXLow ;else goto TXLow ; GET READY TO TRANSMIT NEXT BIT uartNextTX incw y0 ; increment transmit count move y0,x:uartTXC ;update transmit count bra uartTXEnd ;goto TXEnd ; TRANSMIT IS OVER uartEndTrans bfclr #uartENABLET1,x:uartTCR01 ;disable timer1 brclr #uartDSIZ,x:uartCR,uartTXDone ;if DSIZ=0 goto TXDone ;else test and toggle TXHI bfchg #uartTXHI,x:uartSR bcs uartTXDone ;if TXHI=1 goto TXDone jsr uart_Start_TX ;invoke Start_TX uartTXEnd ;goto TXEnd ; SIGNAL THAT DATA HAS BEEN TRANSMITTED uartTXDone bfset #uartTDRE,x:uartSR TDRE flag = 1 STEP 5 If desired add user code to uart TIMER1 ISR that will be executed upon completion of a serial data transmit. Add your code here. ``` ``` uartTXEnd у0 pop restore y0 x0 restore x0 pop rti ; ********** ; * * UART X-Memory Space * * ;* ******* * ;********* org x:uartXBASE uartSR ds 1 ;UART status register ds 1 uartCR ;UART control register uartRXC number reads on receive pin ds ;number writes on transmit pin uartTXC ds 1 uartRXR ds ;UART receive shift register uartTXR ds 1 ;UART transmit shift register uartDR ds ;UART data register ;************* ; * ********************** ;* * UART Interrupt Vector Table Entries * * ; * *************************** ;************* org p:$0014 jsr uart_GPIO_ISR ;GPIO interrupt p:$0018 org jsr uart_TIMERO_ISR ;TimerO interrupt org p:$001A jsr uart_TIMER1_ISR ;Timer1 interrupt ``` ## A.3 uartapp.asm FILE LISTING ``` (C) Motorola, Inc. 1996 -- All rights reserved. ; Module: uartapp.asm 1.0 ; Version: ; Purpose: The purpose of this module is to provide an example application of the software module used to emulate a hardware UART on the DSP56800. This module will configure the DSP56L811 for receiving a series of UART data blocks from a host device. The blocks are formatted as UART packets with 8-bit data and parity check bit. The first byte of the block serves as a header to specify the number of UART packets to follow. The packets should appear across the serial transfer line as follows: # of packets,packet[0],packet[1],...,packet[# of packets - 1] After receiving all of the packets, as specified in the block header, a response is sent to the host device. This response is an echo of the block header if the transfer was successful, else the response is a zero. If the response is non-zero, the block of UART packets received are then echoed back to the host. ; Modification History: None ; How to run This code includes the file 'uart.asm' which contains ; this code: the UART emulation software for the 56L811. The following description lists the steps necessary prior to executing this code. The user can use a search of each step to find the point in this code that needs modifications. For instance, do a text search on STEP 0 to find the point of the module that needs modification for step 0. STEP 1 Modify the PLL setup code to work with the clock for the 56L811. STEP 2 Make sure the relative path of the module 'uart.asm' is correct. For example: include 'uart.asm' ; same dir as uartapp.asm include 'c:\code\uart.asm' ;in 'c:\code' dir ``` ``` STEP 3 Go to the module 'uart.asm' and follow the steps in the "How to run this code" section. STEP 4 Assemble this file with the 56800 assembler. ; ***** ADDRESSES ***** ; start of program; START equ $0080 equ $0400 array addr for UART transfers equ $FFF9 Bus Control Reg BCR IPR equ $FFFB ;Interrupt Priority Reg PCR0 equ $FFF2 ;PLL Control Reg 0 PCR1 $FFF3 ;PLL Control Reg 1 equ ; ***** RESET VECTOR *****; org p:$0000 jmp START ; MAIN PROGRAM org p:START ; Initialize BCR for zero wait states move #0,x:BCR STEP 1 Modify the PLL setup code to work with the clock for the 56L811. ; Initialize PLL (Multily 20MHz by 2) set YD=1 move #$0020,x:PCR0 ; Delay to meet the 10ms lock spec move #$1fff,lc do lc,delay1 nop delay1 move #$1fff,lc lc,delay2 do nop delay2 ; Set PLLE to enable PLL bfset #$4080,x:PCR1 ; Set stack pointer to first location after page 0 move #$40,sp ; Enable all levels of interrupts ``` ``` bfset #$0100,sr bfclr #$0200,sr ;----- ; Configure the UART by invoking uart Config Com. Set the UART control ; register for 8-bit transfers with even parity checking enabled. jsr uart Config Com configure UART bfset #uartPTYP,x:uartCR ;PTYP = 1 (even parity) bfclr #uartDSIZ,x:uartCR ;DSIZ = 0 (8-bit data) ; Begin the main loop loop move #BUF,r0 ;r0 = addr of UART data ;----- ; Read the header byte from the host that contains the number of bytes that ; will follow. Polling of the RDRF bit is used to determine if UART packet ; transfer is complete. :----- header brclr #uartRDRF,x:uartSR,header ;if RDRF = 0, goto header move x:uartDR,y0 ;y0 = number of bytes y0,x0 x0 = number of bytes move bfclr #uartRDRF,x:uartSR ;clear RDRF flag in uartSR ;______ ; Reading data bytes from the host. Polling of the RDRF bit is used to ; determine if UART packet transfer is complete. ;----- rxwait brclr #uartRDRF,x:uartSR,rxwait ;if RDRF = 0, goto rxwait move x:uartDR,yl ;y1 = received UART data move y1,x:(r0)+ ;BUF[r0] = y1 bfclr #uartRDRF,x:uartSR ;clear RDRF flag in uartSR decw y0 ;repeat for all data bgt rxwait ;----- ; Check the status register to see if a parity error occurred during the ; UART transfer. If a parity error has occurred, clear x0 which will be ; echoed back to the host as a response. if PERR = 0 bftstl #uartPERR,x:uartSR bcs no_err ; goto no_err clr x0 report error to host ; Check the status register to see if an overrun error occurred during the ; UART transfer. If an overrun error has occurred, clear x0 which will be ; echoed back to the host as a response. no_err bftstl #uartORUN,x:uartSR if ORUN = 0 bcs txwait1 ; goto txwait1 ``` ``` clr x0 report error to host ; Echo the value in register x0 back to the host. If the header was ; received successfully and no error occurred during the transfer, this ; register will contain the original header from the host. This provides ; a response of the transfer status to the host. Polling of the TDRE bit ; in the status register is used to determine if the transmit data register ; is empty before starting a new UART transmit. ;----- ;if TDRE = 0, goto txwait1 txwait1 brclr #uartTDRE,x:uartSR,txwait1 lea (sp)+ ;advance sp move x0,x:(sp) ;push x0 jsr uart_Transmit ; invoke transmit readjust sp for parm pop ; Echo the values received x0 back to the host. move #BUF,r0 ;r0 = addr of UART data txloop cmp #0,x0 ;if (x0 \le 0) then ble loop ;goto top of loop txwait2 brclr #uartTDRE,x:uartSR,txwait2 ;if TDRE = 0, goto txwait2 move x:(r0)+,y0 ;get value from buffer lea (sp)+ ;advance sp ;push buffer value move y0,x:(sp) jsr uart_Transmit ;invoke transmit readjust sp for parm pop decw x0 bra txloop ;______ ; Include the UART software module STEP 2 Make sure the relative path of the module 'uart.asm' ``` <del>dsp</del> include 'uart.asm'