# Mask Set Errata 1 68HC908AZ60 8-Bit Microcontroller Unit

### INTRODUCTION

This mask set errata provides information pertaining to the MSCAN, SPI, and TIM modules and the flash memory programming time applicable to this 68HC908AS60 MCU mask set device:

3H62A

### MCU DEVICE MASK SET IDENTIFICATION

The mask set is identified by a 5-character code consisting of a version number, a letter, two numerical digits, and a letter, for example 3H62A. Slight variations to the mask set identification code may result in an altered version number, for example 4H62A.

#### MCU DEVICE DATE CODES

Device markings indicate the week of manufacture and the mask set used. The date is coded as four numerical digits where the first two digits indicate the year and the last two digits indicate the work week. For instance, the date code "9115" indicates the 15th week of the year 1991.

### MCU DEVICE PART NUMBER PREFIXES

Some MCU samples and devices are marked with an SC or XC prefix. An SC prefix denotes special/custom device. An XC prefix denotes that the device is tested but is not fully characterized or qualified over the full range of normal manufacturing process variations. After full characterization and qualification, devices will be marked with the MC prefix.

When contacting a Motorola representative for assistance, please have the MCU device mask set and date code information available.

Specifications and information herein are subject to change without notice.



### MSCAN RECEIVE AND TRANSMIT ERROR COUNTERS

Correct operation of the MSCAN Receive and Transmit Error Counters cannot be assured when running at high temperatures across all voltages. The counters can decrement by a count of 1, 2, 3, or 4 due to weak P-channel devices within the error counter control logic.

This problem arises when one to three errors have occurred in the system and after receipt or transmission of a successful message. The error counter decrements by four instead of one. This immediately puts the MSCAN module into Receiver Error Passive or Transmitter Error Passive mode. Normal operation will resume once the error counter returns to below the limit of 127.

Special tests have been developed for the 3H62A mask set to screen for this failure mode. However, samples are very limited due to excessive yield loss. Standard processing does not output to screen for this failure.

## **SERIAL PERIPHERAL INTERFACE (SPI)**

Clearing the SPE bit to disable the SPI can cause an error when transmitting in slave mode. In this situation, a race condition occurs, allowing an invalid mode fault to occur.

Mode faults occur on the SPI when the slave select  $(\overline{SS})$  pin is toggled during a transmission. Mode faults also occur if  $\overline{SS}$  is selected and then unselected before SPSCK returns to its idle level after the shift of the eighth data bit when CPHA = 0 while in slave mode.

When the SPI is disabled, the special port function associated with  $\overline{SS}$  is also disabled and returns to a logic 1. In slave mode,  $\overline{SS}$  must remain a logic 0 during a transmission. Thus, disabling the SPI causes the  $\overline{SS}$  signal to go high internally, which sets up a race for the port logic to send in a logic 1 and the SPI to shut down mode fault detection internally.

This condition can be avoided easily in software if mode faults are disabled by clearing the MODFEN bit of the SPSCR register before disabling the SPI in slave mode.

2 68HC908AZ60MSE1

### TIMER INTERFACE MODULE (TIM)

When the toggle on overflow (TOV) bit is set, writing to a TCHxH register at the point of an overflow inhibits the associated pin from toggling until the TCHxL register is written. The pin then toggles at the next overflow. Even though a toggle can be completely missed, the TOF flag will be set and an interrupt can be generated. The only way to inhibit a toggle on overflow and set the TOF bit is to write to the TMODH register until the TMODL register is written. Similarly, in buffered PWM mode, writing to the inactive registers (TCH0H:I, TCH2H:L, TCH4H:L) at this overflow point produces the same problem. Writing to the odd channels (TCH1H:L, TCH3H:L, TCH5H:L) produces no faults.

Avoid this problem by using the overflow routine instead of writing to inactive channel registers within the output compare routine. Each output compare event occurs as a result of the last channel register written to prior to the last overflow.

Make sure that both odd and even timer channel registers are initialized. Write to the odd channels last, because the active channel register on startup is the even channel. If the inactive channel register is not written to last, then the next PWM pulse width will be exactly the same as the first, reflecting the value written to the even channel register.

### FLASH MEMORY PROGRAMMING TIME

The minimum flash bus clock period ( $t_{CYC}$ ) is 119 ns (8.4MHz).

The minimum flash erase time ( $t_{\text{FRASE}}$ ) is 100 ms. The maximum is 110 ms.

Verify mode is now known as margin read mode.

When using the iterative program/margin read technique, a maximum of five programming pulses is allowed. The nominal duration of the programming pulse ( $t_{STEP}$ ) is 1 ms. The  $t_{STEP}$  duration is defined as the amount of time during one program cycle that HVEN is held high. The minimum  $t_{STEP}$  is 0.8 ms and the maximum  $t_{STEP}$  is 1.2 ms. Therefore, the maximum cumulative program time ( $t_{PROG}$ ) per page is 6 ms.

The minimum program time ( $t_{PROG}$ ) is 0.8 ms. The maximum program time is 6 ms.

Cumulative program time exceeding 6 ms may cause unintentional programming of erased bits. This condition is known as program disturb.

The maximum program time per row between erase cycles is 48 ms. Program time greater than 48 ms per row may cause program disturb.

The minimum flash endurance is 100 erase/program cycles.

The minimum flash block endurance is 100 cycles.

68HC908AZ60MSE1 3

### FLASH MEMORY MAXIMUM FREQUENCY

Characterization of the flash memory across the full temperature/voltage/frequency specification has detected a fault which prevents reads of the flash memory at high temperatures. The maximum frequency versus temperature is defined as:

| Temperature | Maximum Frequency |
|-------------|-------------------|
| – 40 °C     | 8.4 MHz           |
| 25 °C       | 8.4 MHz           |
| 85 °C       | 6.0 MHz           |
| 125 °C      | 5.0 MHz           |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights or the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and  $\widehat{(A)}$  are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

Additional mask set erratas can be found on the World Wide Web at http://Design-NET.com/csic/TECHSPRT/TechSprt.htm.



# Mask Set Errata 1 68HC908AZ60 8-Bit Microcontroller Unit

### INTRODUCTION

This mask set errata provides information pertaining to the MSCAN, SPI, and TIM modules and the flash memory programming time applicable to this 68HC908AS60 MCU mask set device:

3H62A

### MCU DEVICE MASK SET IDENTIFICATION

The mask set is identified by a 5-character code consisting of a version number, a letter, two numerical digits, and a letter, for example 3H62A. Slight variations to the mask set identification code may result in an altered version number, for example 4H62A.

#### MCU DEVICE DATE CODES

Device markings indicate the week of manufacture and the mask set used. The date is coded as four numerical digits where the first two digits indicate the year and the last two digits indicate the work week. For instance, the date code "9115" indicates the 15th week of the year 1991.

### MCU DEVICE PART NUMBER PREFIXES

Some MCU samples and devices are marked with an SC or XC prefix. An SC prefix denotes special/custom device. An XC prefix denotes that the device is tested but is not fully characterized or qualified over the full range of normal manufacturing process variations. After full characterization and qualification, devices will be marked with the MC prefix.

When contacting a Motorola representative for assistance, please have the MCU device mask set and date code information available.

Specifications and information herein are subject to change without notice.



### MSCAN RECEIVE AND TRANSMIT ERROR COUNTERS

Correct operation of the MSCAN Receive and Transmit Error Counters cannot be assured when running at high temperatures across all voltages. The counters can decrement by a count of 1, 2, 3, or 4 due to weak P-channel devices within the error counter control logic.

This problem arises when one to three errors have occurred in the system and after receipt or transmission of a successful message. The error counter decrements by four instead of one. This immediately puts the MSCAN module into Receiver Error Passive or Transmitter Error Passive mode. Normal operation will resume once the error counter returns to below the limit of 127.

Special tests have been developed for the 3H62A mask set to screen for this failure mode. However, samples are very limited due to excessive yield loss. Standard processing does not output to screen for this failure.

## **SERIAL PERIPHERAL INTERFACE (SPI)**

Clearing the SPE bit to disable the SPI can cause an error when transmitting in slave mode. In this situation, a race condition occurs, allowing an invalid mode fault to occur.

Mode faults occur on the SPI when the slave select  $(\overline{SS})$  pin is toggled during a transmission. Mode faults also occur if  $\overline{SS}$  is selected and then unselected before SPSCK returns to its idle level after the shift of the eighth data bit when CPHA = 0 while in slave mode.

When the SPI is disabled, the special port function associated with  $\overline{SS}$  is also disabled and returns to a logic 1. In slave mode,  $\overline{SS}$  must remain a logic 0 during a transmission. Thus, disabling the SPI causes the  $\overline{SS}$  signal to go high internally, which sets up a race for the port logic to send in a logic 1 and the SPI to shut down mode fault detection internally.

This condition can be avoided easily in software if mode faults are disabled by clearing the MODFEN bit of the SPSCR register before disabling the SPI in slave mode.

2 68HC908AZ60MSE1

### TIMER INTERFACE MODULE (TIM)

When the toggle on overflow (TOV) bit is set, writing to a TCHxH register at the point of an overflow inhibits the associated pin from toggling until the TCHxL register is written. The pin then toggles at the next overflow. Even though a toggle can be completely missed, the TOF flag will be set and an interrupt can be generated. The only way to inhibit a toggle on overflow and set the TOF bit is to write to the TMODH register until the TMODL register is written. Similarly, in buffered PWM mode, writing to the inactive registers (TCH0H:I, TCH2H:L, TCH4H:L) at this overflow point produces the same problem. Writing to the odd channels (TCH1H:L, TCH3H:L, TCH5H:L) produces no faults.

Avoid this problem by using the overflow routine instead of writing to inactive channel registers within the output compare routine. Each output compare event occurs as a result of the last channel register written to prior to the last overflow.

Make sure that both odd and even timer channel registers are initialized. Write to the odd channels last, because the active channel register on startup is the even channel. If the inactive channel register is not written to last, then the next PWM pulse width will be exactly the same as the first, reflecting the value written to the even channel register.

### FLASH MEMORY PROGRAMMING TIME

The minimum flash bus clock period ( $t_{CYC}$ ) is 119 ns (8.4MHz).

The minimum flash erase time ( $t_{\text{FRASE}}$ ) is 100 ms. The maximum is 110 ms.

Verify mode is now known as margin read mode.

When using the iterative program/margin read technique, a maximum of five programming pulses is allowed. The nominal duration of the programming pulse ( $t_{STEP}$ ) is 1 ms. The  $t_{STEP}$  duration is defined as the amount of time during one program cycle that HVEN is held high. The minimum  $t_{STEP}$  is 0.8 ms and the maximum  $t_{STEP}$  is 1.2 ms. Therefore, the maximum cumulative program time ( $t_{PROG}$ ) per page is 6 ms.

The minimum program time ( $t_{PROG}$ ) is 0.8 ms. The maximum program time is 6 ms.

Cumulative program time exceeding 6 ms may cause unintentional programming of erased bits. This condition is known as program disturb.

The maximum program time per row between erase cycles is 48 ms. Program time greater than 48 ms per row may cause program disturb.

The minimum flash endurance is 100 erase/program cycles.

The minimum flash block endurance is 100 cycles.

68HC908AZ60MSE1 3

### FLASH MEMORY MAXIMUM FREQUENCY

Characterization of the flash memory across the full temperature/voltage/frequency specification has detected a fault which prevents reads of the flash memory at high temperatures. The maximum frequency versus temperature is defined as:

| Temperature | Maximum Frequency |
|-------------|-------------------|
| – 40 °C     | 8.4 MHz           |
| 25 °C       | 8.4 MHz           |
| 85 °C       | 6.0 MHz           |
| 125 °C      | 5.0 MHz           |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights or the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and  $\widehat{(A)}$  are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

Additional mask set erratas can be found on the World Wide Web at http://Design-NET.com/csic/TECHSPRT/TechSprt.htm.

