

06/2001 Rev. 1

## XCF5272

# Errata to XCF5272

## Preface

This document identifies implementation differences between the XCF5272 processor and the description contained in the XCF5272 User's Manual. Please check the Web at http://www.motorola.com/ColdFire for the latest updates.

This errata applies to the 1K75N mask version of the part. The 1K75N version can be identified as follows:

- SIMBC Device ID Register (DIR) having 32-bit value of 0x2440 301D
- JTAG ID Register having 32-bit value of 0x2440 301D
- USB Specification Number Register (SPECR) having 16-bit value of 0x1101

This errata lists differences from the XCF5272 User's Manual.

Table 1 summarizes the XCF5272 errata.

| Errata<br>ID | Module<br>Affected | Date Errata<br>Added | Errata Title                                                                        |
|--------------|--------------------|----------------------|-------------------------------------------------------------------------------------|
| 1.           | USB                | 21 May 2001          | USB module sends zero length packet instead of NAK in response to request from host |
| 2.           | USB                | 21 May 2001          | USB signal eye meets V1.1 spec with waiver                                          |
| 3.           | USB                | 4 June 2001          | USB D+/D– pins ESD are 700 V HBM and 75 V MM                                        |

#### Table 1. Summary of XCF5272 Errata

This document contains information on a new product under development by Motorola. Motorola reserves the right to change or discontinue this product without notice.



© Motorola, Inc., 2001. All rights reserved.

## 1. USB module sends zero length packet instead of NAK in response to request from host

This errata applies to all USB Endpoint Control Registers (EPnCTL).

#### 1.1 Description of problem

The USB module issues a zero-length data packet instead of a NAK when an endpoint receives an IN request (device to host transfer) and the endpoint has no data to send. Refer to Table 8-2 of USB v1. 1 specification (section 8.4.5.1). This problem manifests itself when communicating with PCs running the Microsoft Windows Communications Device Class USB driver. This driver is normally included with Windows Millennium Edition operating system and upgrades for the Windows 98 operating system. The Windows USB Communications Device Class driver responds with an ACK to the zero-length packet returned by the XCF5272 and then no longer generates any further tokens.

On the XCF5272, the response to an IN request is controlled by the IN\_DONE bit. There is an IN\_DONE bit associated with each of the 8 endpoints. See descriptions for Endpoint Control Registers, EPnCTL. When the IN\_DONE bit is set, the USB module only sends maximum size packets or NAK responses if the FIFO (first-in, first out) contains less than a maximum packet size. If the bit is cleared, the USB module sends any amount of data in the FIFO or zero-length packets when the FIFO is empty. By default, this bit is cleared.

The IN\_DONE bit operates as follows:

This bit controls the USB module's response to IN packets from the host. This bit must be set at the beginning of a transfer and cleared after all data for the transfer has been written to the FIFO. This bit allows transfers to be handled correctly.

1 = CPU Busy writing transfer into the IN FIFO. The USB module will only send maximum size packets or NAK responses if the FIFO contains less than a maximum size packet.

0 = CPU Done writing transfer into the IN FIFO. The USB module will send any amount of data in the FIFO or zero-length packets when the FIFO is empty.

Mask: 1K75N

#### 1.2 Workarounds

#### 1.2.1 Software Workaround 1

A software workaround has been identified that requires the IN\_DONE bit to be set by software at all times. This bit should only be cleared when all of the data for a transfer has been placed into the FIFO. At this point, the USB module will send a partial or zero-length packet indicating the end of a transfer. The software should then reset the IN\_DONE bit so that no more zero-length packets are sent. The End-of-Transfer (EOT) status bit should be used (interrupt or polling) to know when to reset the IN\_DONE bit. However, it may not be guaranteed that the application software will be able to reset the IN\_DONE bit before the host sends another IN request. This timing could vary greatly with processor speed, operating system (device and host), host USB controller, etc.

#### 1.2.2 Software Workaround 2

Provide a product specific USB host driver that substitutes for the standard Microsoft Communications device class driver. This driver should take into account the XCF5272 USB interface software solution described above.



### 2. USB signal eye meets V1.1 spec with waiver

#### 2.1 Description of problems

#### 2.1.1 Signal eye crossover voltage

Measurements of the USB signal eye crossover voltage for full speed operation have values as high as 2.02 V. The USB specification states that crossover voltage must be in the range of 1.3 V to 2.0 V.

#### 2.1.2 Paired pulse jitter

Full speed jitter is measured for the JK and KJ signal transitions of the USB sync pulse.

For paired pulse JK jitter, the full speed spec is  $\pm 1$  ns. The XCF5272 passes the source driver jitter spec with waiver due to reported measurement of -617 ps to +2188 ps of jitter.

#### 2.2 Hardware Workaround

There is no existing hardware workaround. Equipment using the on-chip XCF5272 USB I/O transceiver should pass existing USB 1.1 compliance tests with a waiver.

Mask: 1K75N



#### 3. USB D+/D- pins ESD are 700 V HBM and 75 V MM

#### 3.1 Description of problem

ESD HBM testing passed 1 kV except for the USB\_D+ and USB\_D– pins which pass 700 V. ESD MM testing passed 100 V except for the USB\_D+ and USB\_D– pins which pass 75 V.

#### 3.2 Workaround

None

Mask: 1K75N

DigitalDNA and Mfax are trademarks of Motorola, Inc.

Information in this document is provided solely to enable system and software implementers to use PowerPC microprocessors. There are no express or implied copyright licenses granted hereunder to design or fabricate PowerPC integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for sugical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.

Motorola and (A) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### Motorola Literature Distribution Centers:

USA/EUROPE: Motorola Literature Distribution; P.O. Box 5405; Denver, Colorado 80217; Tel.: 1-800-441-2447 or 1-303-675-2140; World Wide Web Address: http://ldc.nmd.com/

JAPAN: Nippon Motorola Ltd SPD, Strategic Planning Office 4-32-1, Nishi-Gotanda Shinagawa-ku, Tokyo 141, Japan Tel.: 81-3-5487-8488 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd Silicon Harbour Centre 2, Dai King Street Tai Po Industrial Estate Tai Po, New Territories, Hong Kong

Mfax™: RMFAX0@email.sps.mot.com; TOUCHTONE 1-602-244-6609; US & Canada ONLY (800) 774-1848; World Wide Web Address: http://sps.motorola.com/mfax INTERNET: http://motorola.com/sps

Technical Information: Motorola Inc. SPS Customer Support Center 1-800-521-6274; electronic mail address: crc@wmkmail.sps.mot.com. Document Comments: FAX (512) 895-2638, Attn: RISC Applications Engineering.

World Wide Web Addresses: http://www.motorola.com/PowerPC http://www.motorola.com/netcomm http://www.motorola.com/Coldfire

