SCAS441C - FEBUARY 1994 - REVISED NOVEMBER 1995

- Low Output Skew, Low Pulse Skew for Clock-Distribution and Clock-Generation Applications
- Operates at 3.3-V V<sub>CC</sub>
- LVTTL-Compatible Inputs and Outputs
- Supports Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V V<sub>CC</sub>)
- Distributes One Clock Input to Ten Outputs
- Distributed V<sub>CC</sub> and Ground Pins Reduce Switching Noise
- High-Drive Outputs (-32-mA I<sub>OH</sub>, 32-mA I<sub>OL</sub>)
- State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation
- Package Options Include Plastic Small-Outline (DW) and Shrink Small-Outline (DB) Packages

#### GND 24 T GND Y10 2 23 TY1 22 🛮 V<sub>CC</sub> V<sub>CC</sub> **[**] з Y9 21 Y2 OE [I5 20 ¶ GND 19**∏** Y3 Α P0 18 Y4 Ρ1 17 GND 16 Y5 Y8 15 V<sub>CC</sub> 10 Vcc Y7 **∏** 11 14**∏** Y6 13 | GND GND

DB OR DW PACKAGE (TOP VIEW)

### description

The CDC351 is a high-performance clock-driver circuit that distributes one input (A) to ten outputs (Y) with minimum skew for clock distribution. The output-enable  $(\overline{OE})$  input disables the outputs to a high-impedance state. The CDC351 operates at nominal 3.3-V  $V_{CC}$ .

The propagation delays are adjusted at the factory using the P0 and P1 pins. The factory adjustments ensure that the part-to-part skew is minimized and is kept within a specified window. Pins P0 and P1 are not intended for customer use and should be connected to GND.

The CDC351 is characterized for operation from 0°C to 70°C.

### **FUNCTION TABLE**

| INP | UTS | OUTPUTS |  |  |  |
|-----|-----|---------|--|--|--|
| Α   | ŌĒ  | Yn      |  |  |  |
| L   | Н   | Z       |  |  |  |
| Н   | Н   | Z       |  |  |  |
| L   | L   | L       |  |  |  |
| Н   | L   | Н       |  |  |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC-IIB is a trademark of Texas Instruments Incorporated.



# logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

# logic diagram (positive logic)





SCAS441C - FEBUARY 1994 - REVISED NOVEMBER 1995

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                    |                     |
|------------------------------------------------------------------------------------------|---------------------|
| Voltage range applied to any output in the high state or power-off state,                |                     |
| V <sub>O</sub> (see Note 1)                                                              | -0.5  V to $3.6  V$ |
| Current into any output in the low state, I <sub>O</sub>                                 | 64 mA               |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                | –18 mA              |
| Output clamp current, I <sub>OK</sub> (V <sub>I</sub> < 0)                               |                     |
| Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2): DB package |                     |
| DW package                                                                               |                     |
| Storage temperature range, T <sub>stg</sub>                                              | −65 to 150°C        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### recommended operating conditions (see Note 3)

|                    |                                | MIN | MAX | UNIT |
|--------------------|--------------------------------|-----|-----|------|
| VCC                | Supply voltage                 | 3   | 3.6 | V    |
| VIH                | High-level input voltage       | 2   |     | V    |
| V <sub>IL</sub>    | Low-level input voltage        |     | 0.8 | V    |
| ٧ <sub>I</sub>     | Input voltage                  | 0   | 5.5 | V    |
| ЮН                 | High-level output current      |     | -32 | mA   |
| loL                | Low-level output current       |     | 32  | mA   |
| f <sub>clock</sub> | Input clock frequency          |     | 100 | MHz  |
| TA                 | Operating free-air temperature | 0   | 70  | °C   |

NOTE 3: Unused pins (input or I/O) must be held high or low.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       |                                                           | TEST CONDITION            | ONS                    | MIN | TYP | MAX  | UNIT |  |
|-----------------|-----------------------------------------------------------|---------------------------|------------------------|-----|-----|------|------|--|
| VIK             | V <sub>CC</sub> = 3 V,                                    | I <sub>I</sub> = -18 mA   |                        |     |     | -1.2 | V    |  |
| VOH             | V <sub>CC</sub> = 3 V,                                    | $I_{OH} = -32 \text{ mA}$ |                        | 2   |     |      | V    |  |
| V <sub>OL</sub> | V <sub>CC</sub> = 3 V,                                    | I <sub>OL</sub> = 32 mA   |                        |     |     | 0.5  | V    |  |
| lį              | V <sub>CC</sub> = 3.6 V,                                  | $V_I = V_{CC}$ or GNE     | )                      |     |     | ±1   | μΑ   |  |
| IO <sup>‡</sup> | V <sub>CC</sub> = 3.6 V,                                  | V <sub>O</sub> = 2.5 V    | V <sub>O</sub> = 2.5 V |     |     | -150 | mA   |  |
| loz             | V <sub>CC</sub> = 3.6 V,                                  | V <sub>O</sub> = 3 V or 0 |                        |     |     | ±10  | μΑ   |  |
|                 |                                                           |                           | Outputs high           |     |     | 0.3  | mA   |  |
| ICC             | $V_{CC} = 3.6 \text{ V},$ $V_{I} = V_{CC} \text{ or GND}$ | $I_{O}=0,$                | Outputs low            |     |     | 25   |      |  |
|                 |                                                           |                           | Outputs disabled       |     |     | 0.3  |      |  |
| Ci              | $V_I = V_{CC}$ or GND,                                    | $V_{CC} = 3.3 \text{ V},$ | f = 10 MHz             |     | 4   |      | pF   |  |
| Co              | $V_O = V_{CC}$ or GND,                                    | V <sub>CC</sub> = 3.3 V,  | f = 10 MHz             |     | 6   |      | pF   |  |

Thot more than one output should be tested at a time, and the duration of the test should not exceed one second.



NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>2.</sup> The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the 1994 *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002B.

# **CDC351** 1-LINE TO 10-LINE CLOCK DRIVER WITH 3-STATE OUTPUTS

SCAS441C - FEBUARY 1994 - REVISED NOVEMBER 1995

# switching characteristics, $C_L = 50 pF$ (see Figures 1 and 2)

| PARAMETER           | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 3.3 V,<br>T <sub>A</sub> = 25°C |     |     | V <sub>CC</sub> = 3 V to 3.6 V,<br>T <sub>A</sub> = 0°C to 70°C |     | UNIT |
|---------------------|-----------------|----------------|---------------------------------------------------|-----|-----|-----------------------------------------------------------------|-----|------|
|                     |                 |                | MIN                                               | TYP | MAX | MIN                                                             | MAX |      |
| <sup>t</sup> PLH    | А               | Υ              | 3.2                                               | 3.7 | 4.2 |                                                                 |     | nc   |
| <sup>t</sup> PHL    | A               | `              | 3                                                 | 3.5 | 4   |                                                                 |     | ns   |
| <sup>t</sup> PZH    | ŌĒ              | Υ              | 1.8                                               | 3.8 | 5.5 | 1.3                                                             | 5.9 | ns   |
| <sup>t</sup> PZL    |                 | 1              | 1.8                                               | 3.8 | 5.5 | 1.3                                                             | 5.9 | 115  |
| <sup>t</sup> PHZ    | ŌĒ              | Y              | 1.8                                               | 3.9 | 5.9 | 1.7                                                             | 6.3 | ns   |
| t <sub>PLZ</sub>    |                 |                | 1.8                                               | 4.2 | 5.9 | 1.7                                                             | 6.4 | 113  |
| <sup>t</sup> sk(o)  | А               | Υ              |                                                   | 0.3 | 0.5 |                                                                 | 0.5 | ns   |
| <sup>t</sup> sk(p)  | Α               | Υ              |                                                   | 0.2 | 0.8 |                                                                 | 0.8 | ns   |
| <sup>t</sup> sk(pr) | А               | Υ              |                                                   |     | 1   |                                                                 | 1   | ns   |
| t <sub>r</sub>      | А               | Υ              |                                                   |     |     |                                                                 | 1.5 | ns   |
| t <sub>f</sub>      | А               | Υ              |                                                   |     |     | ·                                                               | 1.5 | ns   |

# switching characteristics temperature and $V_{\hbox{CC}}$ coefficients over recommended operating free-air temperature and $V_{\hbox{CC}}$ range (see Note 4)

| PARAMETER                            |                                                                      | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT          |
|--------------------------------------|----------------------------------------------------------------------|-----------------|----------------|---------|---------------|
| ∝t <sub>PLH</sub> (T)                | Average temperature coefficient of low to high propagation delay     | А               | Y              | 65†     | ps/10°C       |
| ∝t <sub>PHL</sub> (T)                | Average temperature coefficient of high to low propagation delay     | А               | Y              | 45†     | ps/10°C       |
| ∝tPLH(VCC)                           | Average V <sub>CC</sub> coefficient of low to high propagation delay | А               | Y              | -140‡   | ps/<br>100 mV |
| ∝t <sub>PHL</sub> (V <sub>CC</sub> ) | Average V <sub>CC</sub> coefficient of high to low propagation delay | А               | Y              | -120‡   | ps/<br>100 mV |

† ∝tpLH(T) and ∝tpHL(T) are virtually independent of V<sub>CC</sub>.

‡ ∝tpLH(V<sub>CC</sub>) and ∝tpHL(V<sub>CC</sub>) are virtually independent of temperature.

NOTE 4: These data were extracted from characterization material and are not tested at the factory.



### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50~\Omega$ ,  $t_f \leq$  2.5 ns.  $t_f \leq$  2.5 ns.
  - D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms

### SCAS441C - FEBUARY 1994 - REVISED NOVEMBER 1995

# PARAMETER MEASUREMENT INFORMATION Α **Y1** tPLH1 tPHL1 Y2 tPHL2 <sup>t</sup>PLH2 **Y3** tPHL3 tPLH3 **Y4** tPLH4 tPHL4 **Y5** tPHL5 -- <sup>t</sup>PLH5 **Y6** tPHL6 tPLH6 **Y7** tPLH7 tPHL7 -**Y8** tPHL8 tPLH8 Υ9 tPHL9 → tPLH9 Y10 - tPLH10 tPHL10 —

- NOTES: A. Output skew,  $t_{sk(0)}$ , is calculated as the greater of:

   The difference between the fastest and slowest of  $t_{PLHn}$  (n = 1, 2, 3, 4, 5, 6, 7, 8, 9, 10)
  - $-\,$  The difference between the fastest and slowest of  $t_{\mbox{\footnotesize{PHL}}\mbox{\footnotesize{n}}}$  (n = 1, 2, 3, 4, 5, 6, 7, 8, 9, 10)
  - B. Pulse skew,  $t_{SK(p)}$ , is calculated as the greater of  $|t_{PLHn} t_{PHLn}|$  (n = 1, 2, 3, 4, 5, 6, 7, 8, 9, 10).

  - C. Process skew, t<sub>Sk(pr)</sub>, is calculated as the greater of:

     The difference between the fastest and slowest of t<sub>PLHn</sub> (n = 1, 2, 3, 4, 5, 6, 7, 8, 9, 10) across multiple devices under identical operating conditions
    - The difference between the fastest and slowest of tpHLn (n = 1, 2, 3, 4, 5, 6, 7, 8, 9, 10) across multiple devices under identical operating conditions

Figure 2. Waveforms for Calculation of  $t_{sk(o)}$ ,  $t_{sk(p)}$ ,  $t_{sk(pr)}$ 



### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated