- Advanced LinCMOS<sup>™</sup> Technology
- Self Calibration Eliminates Expensive Trimming at Factory and Offset Adjustment in the Field
- 12-Bit-Plus-Sign Resolution
- 12-Bit Linearity
- 12-μs Conversion Period at f<sub>clock</sub> = 2 MHz<sup>†</sup>
- Compatible With All Microprocessors
- Single 5-V and ±5-V Supply Operation
- True Differential Analog Voltage Inputs
   With -V<sub>ref</sub> to V<sub>ref</sub> Differential Input Range
- For Single 5-V Supply, Input Common-Mode Voltage Range is 0 V to 5 V
- For ±5-V Supplies, Input Common-Mode Voltage Range is -5 V to 5 V
- Unipolar or Bipolar Operation
- 2s-Complement Output
- Low Power
   85 mW Max on TLC1225I
   87.5 mW Max on TLC1225M

## description

The TLC1225I and TLC1225M converters are manufactured with Texas Instruments highly efficient Advanced LinCMOSTM technology. The TLC1225I and TLC1225M CMOS analog-to-digital converters (ADCs) can be operated with a single 5-V supply or with  $\pm 5\text{-V}$  supplies. The differential input range is  $-\text{V}_{\text{ref}}$  to  $\text{V}_{\text{ref}}$  in both supply configurations. The common-mode input range is ANLG VCC $_{-}$  to ANLG VCC $_{+}$ . For single 5-V supply operation, grounding IN $_{-}$  corresponds to standard unipolar conversion. For  $\pm 5\text{-V}$  supply operation, grounding IN $_{-}$  corresponds to standard bipolar conversion. Conversion is performed via the successive-approximation



method. The TLC1225x outputs the converted data in a parallel word and interfaces directly to a 16-bit data bus. Negative numbers are given in the 2s-complement data format. All digital signals are fully TTL and CMOS compatible.

This converter uses a self-calibration technique by which seven of the internal capacitors in the capacitive array of the A/D conversion circuitry can be automatically calibrated. The internal capacitors are calibrated during a nonconversion capacitor-calibrate cycle in which all seven of the internal capacitors are calibrated at the same time. A conversion period requires only 24 clock cycles. Self calibration requires 300 clock cycles. The calibration or conversion cycle can be initiated at any time by issuing the proper command word to the data bus. The self-calibrating technique eliminates the need for expensive trimming of thin-film resistors at the factory and provides excellent performance at low cost.

† The conversion period is the reciprocal of the conversion rate and includes the access, sample, setup, and A/D conversion times. Advanced LinCMOS is a trademark of Texas Instruments Incorporated.



# description (continued)

The TLC1225I is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C. The TLC1225M is characterized over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C.

#### **AVAILABLE OPTIONS**

|                | PACKAGED DEVICES             |                              |                    |                     |  |  |  |
|----------------|------------------------------|------------------------------|--------------------|---------------------|--|--|--|
| TA             | CERAMIC CHIP CARRIER<br>(FK) | PLASTIC CHIP CARRIER<br>(FN) | CERAMIC DIP<br>(J) | PLASTIC DIP<br>(NW) |  |  |  |
| -40°C to 85°C  |                              | TLC1225IFN                   |                    | TLC225INW           |  |  |  |
| -55°C to 125°C | TLC1225MFK                   |                              | TLC1225MJ          |                     |  |  |  |

# functional block diagram





### detailed description

#### calibration of comparator offset

The following actions are performed to calibrate the comparator offset:

1. The IN+ and IN- inputs are internally shorted together so that the converter input is zero. A coarse comparator offset calibration is performed by storing the offset voltages of the interconnecting comparator stages on the coupling capacitors that connect these stages (see Figure 1). The storage of offset voltages is accomplished by closing all switches and then opening switches A and A', then switches B and B', and then C and C'. This process continues until all interconnecting stages of the comparator are calibrated. After this action, some of the comparator offset remains uncalibrated.



Figure 1. Comparator Offset Null

2. An A/D conversion is done on the remaining offset with the 8-bit calibration digital-to-analog converters (DACs) and 8-bit successive-approximation register (SAR), and the result is stored in the RAM.

#### calibration of the ADC capacitive capacitor array

The following actions are performed to calibrate capacitors in the 13-bit DACs that comprise the ADC's capacitive array:

- 1. IN+ and IN- are internally disconnected from the 13-bit DACs.
- The most significant bit (MSB) capacitor is tied to REF, while the rest of the array capacitors are tied to GND. The A/D conversion result for the remaining comparator offset, obtained in step 2 above, is retrieved from the RAM and is input to the 8-bit DACs.
- 3. Step 1 of the calibration of comparator offset sequence is performed. The 8-bit DAC input is returned to zero, and the remaining comparator offset is then subtracted; thus, the comparator offset is completely corrected.
- 4. The MSB capacitor is tied to GND, while the rest of the array capacitors (C<sub>x</sub>), are tied to REF. An MSB capacitor voltage error (see Figure 2) on the comparator output occurs if the MSB capacitor does not equal the sum of the other capacitors in the capacitive array. This error voltage is converted to an 8-bit word from which a capacitor error is computed and stored in the RAM.
- 5. The capacitor voltage error for the next most significant capacitor is calibrated by keeping the MSB capacitor grounded and then performing the above steps 1–4 while using the next most significant capacitor instead of the MSB capacitor. The seven most significant capacitors are calibrated in this manner.





Figure 2. Capacitor Array Null

#### analog-to-digital conversion

The following steps are performed in the analog-to-digital conversion process:

- Step 1 of the calibration of comparator offset sequence is performed. The A/D conversion result for the remaining comparator offset, obtained in step 2 of the calibration of comparator offset, is retrieved from the RAM and is input to the 8-bit DACs. The comparator offset is completely corrected.
- IN+ and IN- are sampled into the 13-bit capacitive arrays.
- The 13-bit analog-to-digital conversion is performed. As the successive-approximation conversion proceeds successively through the seven most significant capacitors, the error for each of these capacitors is recovered from the RAM and accumulated in a register. This register controls the 8-bit DACs so the total accumulated error for these capacitors is subtracted out during the conversion

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage (ANLG V <sub>CC+</sub> and DGTL V <sub>CC</sub> ) (see Note 1)                             | i۷  |
|-----------------------------------------------------------------------------------------------------------|-----|
| Supply voltage, ANLG V <sub>CC</sub> –7.5                                                                 |     |
| Differential supply voltage, ANLG V <sub>CC+</sub> – ANLG V <sub>CC-</sub>                                | ١V  |
| Clock input voltage range0.3 V to V <sub>CC</sub> + 0.3                                                   | 3 V |
| Control input voltage range –0.3 V to V <sub>CC</sub> + 0.3                                               |     |
| Analog input (IN+, IN-) voltage range, $V_{I+}$ and $V_{I-}$ ANLG $V_{CC-}$ -0.3 V to ANLG $V_{CC+}$ +0.3 | ١V  |
| Reference voltage range, V <sub>ref</sub> 0.3 V to ANLG V <sub>CC+</sub> +0.3                             | ١V  |
| Voltage range, TIE HIGH –0.3 V to ANLG V <sub>CC+</sub> +0.3                                              |     |
| Output voltage range0.3 V to DGTL V <sub>CC</sub> +0.3                                                    | ١V  |
| Input current (per pin) ±5 m                                                                              | nΑ  |
| Input current (per package) ±20 m                                                                         |     |
| Continued total dissipation See Dissipation Rating Tab                                                    | ole |
| Operating free-air temperature range, T <sub>A</sub> : TLC1225I                                           | °C  |
| TLC1225M –55°C to 125°                                                                                    | °C  |
| Storage temperature range –65°C to 150°                                                                   | °C  |
| Case temperature for 60 seconds: FK or FN package                                                         | °C  |
| Lead temperature 1,6 mm (1/16 inch) from the case for 10 seconds: NW package                              | °C  |
| Lead temperature 1,6 mm (1/16 inch) from the case for 60 seconds: J package                               | °C  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All analog voltages are referred to ANLG GND, and all digital voltages are referred to DGTL GND.



# TLC1225I, TLC1225M SELF-CALIBRATING 12-BIT-PLUS-SIGN ANALOG-TO-DIGITAL CONVERTERS SLAS029B - AUGUST 1990 - REVISED DECEMBER 1993

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING<br>FACTOR | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|---------------------------------------|--------------------|---------------------------------------|---------------------------------------|----------------------------------------|
| FK      | 1375 mW                               | 11.0 mW/°C         | 880mW                                 | 715 mW                                | 275 mW                                 |
| FN      | 1400 mW                               | 11.2 mW/°C         | 896 mW                                | 728 mW                                | 280 mW                                 |
| J       | 1375 mW                               | 11.0 mW/°C         | 880 mW                                | 715 mW                                | 275 mW                                 |
| N       | 1150 mW                               | 9.2 mW/°C          | 736 mW                                | 598 mW                                | _                                      |

# recommended operating conditions

|                                                           |                                                   | MIN                         | MAX                        | UNIT |  |
|-----------------------------------------------------------|---------------------------------------------------|-----------------------------|----------------------------|------|--|
|                                                           | ANLG V <sub>CC+</sub>                             | 4.5                         | 5.5                        |      |  |
| Supply voltage                                            | ANLG V <sub>CC</sub> _                            | -5.5                        | ANLG GND                   | V    |  |
|                                                           | DGTL V <sub>CC</sub>                              | 4.5                         | 5.5                        |      |  |
| High-level input voltage, VIH                             | All digital inputs except CLK IN                  | 2                           |                            | V    |  |
| (ANLG $V_{CC}$ = DGTL $V_{CC}$ = 4.75 to 5.25 V)          | CLK IN                                            | 3.5                         | 3.5                        |      |  |
| Low-level input voltage, V <sub>I</sub> L                 | All digital inputs except CLK IN                  |                             | 0.8                        | V    |  |
| (ANLG $V_{CC}$ = DGTL $V_{CC}$ = 4.75 to 5.25 V)          | CLK IN                                            |                             | 1.4                        | l v  |  |
| Analog input voltage, V <sub>I+</sub> , V <sub>I</sub> _  | -                                                 | ANLG V <sub>CC</sub> - 0.05 | ANLG V <sub>CC+</sub> 0.05 | V    |  |
| High-level input voltage, TIE HIGH, VIH                   | ANLG V <sub>CC</sub> = DGTL V <sub>CC</sub> = 5 V | 2                           |                            | V    |  |
| Clock input frequency, f <sub>clock</sub>                 | ANLG V <sub>CC</sub> = DGTL V <sub>CC</sub> = 5 V | 0.3                         | 2.6                        | MHz  |  |
| Clock duty cycle                                          | ANLG V <sub>CC</sub> = DGTL V <sub>CC</sub> = 5 V | 40%                         | 60%                        |      |  |
| Pulse duration, CS and WR low, t <sub>W</sub>             | ANLG V <sub>CC</sub> = DGTL V <sub>CC</sub> = 5 V | 15                          |                            | ns   |  |
| Setup time, I/O bus in before WR↑ or CS↑, t <sub>SU</sub> | ANLG V <sub>CC</sub> = DGTL V <sub>CC</sub> = 5 V | 60                          |                            | ns   |  |
| Hold time, I/O bus in after WR↑ or CS↑, th                | ANLG V <sub>CC</sub> = DGTL V <sub>CC</sub> = 5 V | 50                          |                            | ns   |  |
| On susting for a single-sussessing. To                    | TLC1225I                                          | -40                         | 85                         | °C   |  |
| Operating free-air temperature, T <sub>A</sub>            | TLC1225M                                          | -55                         | 125                        |      |  |

# TLC1225I, TLC1225M SELF-CALIBRATING 12-BIT-PLUS-SIGN ANALOG-TO-DIGITAL CONVERTERS

SLAS029B - AUGUST 1990 - REVISED DECEMBER 1993

# electrical characteristics over recommended operating free-air temperature range, ANLG $V_{CC+}$ = DGTL $V_{CC}$ = $V_{ref}$ = 5 V, ANLG $V_{CC-}$ = -5 V or ANLG GND (unless otherwise noted) (see Note 2)

|                        | PARAMETER                                     | TEST COND                   | MIN                            | MAX                       | UNIT |      |      |
|------------------------|-----------------------------------------------|-----------------------------|--------------------------------|---------------------------|------|------|------|
| Vari                   | OH High-level output voltage                  |                             | DGTL V <sub>CC</sub> = 4.75 V  | $I_{O} = -1.8 \text{ mA}$ | 2.4  |      | V    |
| VOH                    |                                               |                             | DG1L VCC = 4.75 V              | $I_{O} = -50  \mu A$      | 4.5  |      |      |
| Vai                    | Low-level output voltage                      | TLC1225I                    | DGTL $V_{CC} = 4.75 \text{ V}$ | $I_{O} = 3.2 \text{ mA},$ |      | 0.4  | ٧    |
| VOL                    | Low-level output voltage                      | TLC1225M                    | See Note 3                     | _                         |      | 0.45 |      |
| rref                   | Input resistance, REF                         |                             |                                | 1                         | 10   | МΩ   |      |
| ΙΗ                     | High-level input current                      | V <sub>I</sub> = 5 V        |                                |                           | 5    | μΑ   |      |
| I <sub>IL</sub>        | Low-level input current                       | V <sub>I</sub> = 0          |                                | -5                        | μΑ   |      |      |
| lo=                    | High importance state sustant leakage suggest |                             | V <sub>O</sub> = 0             |                           | -3   |      |      |
| loz                    | High-impedance-state output leakage currer    | ıı                          | V <sub>O</sub> = 5 V           |                           | 3    | μΑ   |      |
| lo.                    | Outract comment                               |                             | V <sub>O</sub> = 0             | -6                        |      | mA   |      |
| Ю                      | Output current                                |                             | V <sub>O</sub> = 5 V           | 8                         |      | шк   |      |
| DGTL I <sub>CC</sub>   | Supply current from DGTL V <sub>CC</sub>      | f <sub>clock</sub> = 2 MHz, | CS high                        |                           | 6    | mA   |      |
| ANICIOS                | Supply current from ANLG V <sub>CC+</sub>     | TLC1225I                    | f 2 MHz                        | <u>CC</u> h: mh           |      | 9    | mA   |
| ANLG ICC+              | Subbis carietic north AMEG ACC+               | TLC1225M                    | f <sub>clock</sub> = 2 MHz,    | CS high                   |      | 8.5  | IIIA |
| ANLG I <sub>CC</sub> _ | Supply current from ANLG V <sub>CC</sub> -    |                             | f <sub>clock</sub> = 2 MHz,    | CS high                   |      | -3   | mA   |

NOTES: 2. The input voltage range is defined as:  $V_{l+} = -5.05 \text{ V}$  to 5.05 V,  $V_{l-} = -5.05 \text{ V}$  to 5.05 V, and  $|V_{l+} - V_{l-}| \le 5.05 \text{ V}$  when ANLG  $V_{CC-} = -5 \text{ V}$ . The input voltage range is defined as:  $|V_{l+}| = -0.05 \text{ V}$  to 5.05 V,  $|V_{l-}| = -0.05 \text{ V}$  to 5.05 V, and  $|V_{l+} - V_{l-}| \le 5.05 \text{ V}$  when ANLG  $|V_{CC-}| = |V_{CC-}| = |V_{CC-}$ 

3.  $I_O = 4$  mA for READY OUT,  $\overline{INT}$ , and D12.



# electrical characteristics over recommended operating free-air temperature range, ANLG $V_{CC+}$ = DGTL $V_{CC}$ = $V_{ref}$ = 5 V, ANLG $V_{CC-}$ = -5 V or ANLG GND, $f_{clock}$ = 2 MHz (unless otherwise noted) (see Note 2)

|                      | PARAMETER                                                                   | TEST CONDITIONS                                                            | MIN 7                                                                                                                    | гүр† | MAX  | UNIT   |                 |  |
|----------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|------|--------|-----------------|--|
| EL                   | Integral linearity error                                                    |                                                                            |                                                                                                                          |      | ±C   | 0.012% | FSR‡            |  |
| E-                   | Differential linearity                                                      | -5 V < (IN+-IN-) < 5 V,<br>V <sub>CC+</sub> = 5 V, V <sub>CC-</sub> = -5 V | ≥–1                                                                                                                      |      | 1    | LSB§   |                 |  |
| ED                   | Dillerential linearity                                                      |                                                                            | 0 < (IN + -IN -) < 5.05  V,<br>$V_{CC+} = 5 \text{ V},  V_{CC-} = 0$                                                     | ≥–1  |      | 1      | r2R3            |  |
|                      | Zero error                                                                  | TLC1225I                                                                   |                                                                                                                          |      |      | ±1.5   | l.5<br>LSB      |  |
|                      | Zeio eiioi                                                                  | TLC1225M                                                                   |                                                                                                                          |      |      | ±1     | LOD             |  |
|                      | Unadjusted positive and negat                                               | ive full-scale error                                                       |                                                                                                                          |      |      | ± 2    | LSB             |  |
|                      | Temperature coefficient of gain                                             |                                                                            |                                                                                                                          | 15   |      | ppm/°C |                 |  |
|                      | Temperature coefficient of offse                                            | et point                                                                   |                                                                                                                          |      | 1.5  |        | ppm/°C          |  |
|                      | Supply voltage sensitivity                                                  | Zero error                                                                 |                                                                                                                          | ±    | 0.75 |        | LSB             |  |
| ksvs                 |                                                                             | Positive and negative full-scale error                                     | ANLG $V_{CC+} = 5 \text{ V} \pm 5\%$ ,<br>ANLG $V_{CC-} = -5 \text{ V} \pm 5\%$ ,<br>DGTL $V_{CC} = 5 \text{ V} \pm 5\%$ | ±    | 0.75 |        |                 |  |
|                      |                                                                             | Linearity error                                                            | DOIL ACC = 2 A T2%                                                                                                       | ±    | 0.25 |        |                 |  |
| CMRR                 | Common-mode rejection ratio                                                 |                                                                            | IN - = IN + = -5 V  to  5 V                                                                                              |      | 65   |        | dB              |  |
|                      | Common-mode rejection (maximum code change from code 0000000000000)         |                                                                            | IN-=IN+=-5 V to 5 V                                                                                                      |      | 2    |        | LSB             |  |
| t <sub>conv</sub>    | Conversion period (1/f <sub>clock</sub> ) (see Notes 4 and 5)               |                                                                            | f <sub>clock</sub> = 2.6 MHz                                                                                             |      |      | 24     | clock<br>cycles |  |
| ta                   | Access time (delay from falling edge of CS · RD to data output)             |                                                                            | C <sub>L</sub> = 100 pF,<br>f <sub>clock</sub> = 2.6 MHz                                                                 |      |      | 95     | ns              |  |
| <sup>t</sup> dis     | Disable time, output (delay from rising edge of RD to high-impedance state) |                                                                            | $R_L = 2 k\Omega$ , $C_L = 100 pF$ , $f_{clock} = 2.6 MHz$                                                               |      |      | 90     | ns              |  |
| td1(READY)           | Delay time, control signal edge to READY OUT                                |                                                                            | f <sub>clock</sub> = 2.6 MHz                                                                                             | 100  |      |        | ns              |  |
| td2(READY)           | Delay time, control signal edge to READY OUT                                |                                                                            | f <sub>clock</sub> = 2.6 MHz                                                                                             |      |      | 100    | ns              |  |
| t <sub>d</sub> (INT) | Delay time, RD or WR to reset                                               | of INT                                                                     | f <sub>clock</sub> = 2.6 MHz                                                                                             |      |      | 100    | ns              |  |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $T_A = 25$ °C.

- NOTES: 2. The input voltage range is defined as:  $V_{l+} = -5.05 \text{ V}$  to 5.05 V,  $V_{l-} = -5.05 \text{ V}$  to 5.05 V, and  $|V_{l+} V_{l-}| \le 5.05 \text{ V}$  when ANLG  $V_{CC-} = -5 \text{ V}$ . The input voltage range is defined as:  $V_{l+} = -0.05 \text{ V}$  to 5.05 V,  $V_{l-} = -0.05 \text{ V}$  to 5.05 V, and  $|V_{l+} V_{l-}| \le 5.05 \text{ V}$  when ANLG  $V_{CC-} = \text{ANLG GND}$ .
  - ANLG V<sub>CC</sub> = ANLG GND.

    4. If INT and RD go low within the same f<sub>clock</sub> period, INT is not reset until WR is brought low. If INT and RD do not go low within the same f<sub>clock</sub> period, INT is reset.
  - 5. The conversion period is the reciprocal of the conversion rate and includes the access, sample, setup, and A/D conversion times.



<sup>‡</sup>FSR is full-scale range: 0.012% FSR linearity error is equivalent to 1 LSB = 1.22 mV.

<sup>§</sup> No missing codes

#### PARAMETER MEASUREMENT INFORMATION



Figure 3. Timing Diagram



#### PARAMETER MEASUREMENT INFORMATION



Figure 4. Load Circuits and Waveforms

#### **APPLICATION INFORMATION**

### unipolar and bipolar operation

For single-ended signal input, the IN+ input is connected to the analog source and the IN- input is connected to ANLG GND. In the unipolar configuration, the ADC uses a single 5-V supply and the analog input voltage range is 0 V to 5 V. Data bit D12 always remains low. In the bipolar configuration, the ADC uses  $\pm 5$ -V supplies and the analog input voltage range is -5 V to 5 V. Data bit D12 indicates the sign of the input signal. In both configurations, the 13-bit data format is extended sign with 2s-complement, right-justified data.

#### power-up sequence

Calibration is not automatic on power up. Calibration is initiated by writing control words to the six least significant bits of the data bus. V<sub>ref</sub> must have fully settled before calibration is initiated. If addressed or initiated, conversion can begin after the first clock cycle; however, full A/D conversion accuracy is not established until after internal capacitor calibration.

#### conversion period start sequence

The writing of the conversion command word to the six least significant bits of the data bus when either  $\overline{CS}$  or  $\overline{WR}$  goes high initiates the conversion sequence.

#### analog sampling sequence

Sampling of the input signal occurs during clock cycles 3 through 10 of the conversion sequence.

#### completed A/D conversion

When INT goes low, conversion is complete and the A/D result can be read. A new conversion period can begin immediately. The A/D conversion is complete at the end of clock cycle 24 of the conversion period.



#### **APPLICATION INFORMATION**

# aborting a conversion period in process and beginning a new conversion

If a conversion period is initiated while a conversion sequence is in process, the ongoing conversion is aborted and a new conversion period begins.

#### reading the conversion result

When both  $\overline{CS}$  and  $\overline{RD}$  go low, all 13 bits of conversion data are output to the I/O bus. The format of the output is extended sign with 2s-complement, right-justified data. The sign bit D12 is low if  $V_{I+} - V_{I-}$  is positive and high if  $V_{I+} - V_{I-}$  is negative.

#### general

#### reset INT

When reading the conversion data, the falling edge of the <u>first</u> low-going <u>combination</u> of <u>CS</u> and <u>RD</u> reset <u>INT</u>. The falling edge of the low-going combination of <u>CS</u> and <u>WR</u> also reset <u>INT</u>.

#### ready out

For high-speed microprocessors, READY OUT allows the TLC1225 to insert a wait state in the microprocessor's read or write cycle.

#### reference voltage (V<sub>ref</sub>)

This voltage defines the range for  $|V_{l+} - V_{l-}|$ . When  $|V_{l+} - V_{l-}|$  equals  $V_{ref}$ , the highest conversion data value results. When  $|V_{l+} - V_{l-}|$  equals 0, the conversion data value is zero. For a given input, the conversion data changes ratiometrically with changes in  $V_{ref}$ . Calibration should be performed with the same value of  $V_{ref}$  that is used during conversion.

#### **TIE HIGH**

TIE HIGH is a digital input and should be tied high.

#### calibration and conversion period considerations

Calibration of the internal capacitors and A/D conversion are two separate actions. Each action is independently initiated. A calibration command should be initiated prior to subsequent conversions; it is not necessary to recalibrate before each conversion. Capacitor calibration is expected to last indefinitely as long as the clock signal and power are not interrupted. The offset calibration may drift with temperature changes. The temperature coefficient of the offset point is shown in the electrical characteristics table. Periodic calibration is recommended. Calibration and conversion commands require 300 and 24 clock cycles, respectively.

The calibrate and conversion commands are initiated by writing control words on the six least significant bits of the data bus. These control words are written into the IC when either  $\overline{CS}$  or  $\overline{WR}$  goes high. The initiation of these commands is illustrated in Figure 3. The bit patterns for the commands are shown in Table 1.

**Table 1. Conversion Commands** 

| COMMAND                | w       |     |     | I/O | BUS |     |     | REQUIRED NUMBER |
|------------------------|---------|-----|-----|-----|-----|-----|-----|-----------------|
| COMMAND                | CS + WR | D15 | D14 | D13 | D12 | D11 | D10 | OF CLOCK CYCLES |
| Conversion             | 1       | Н   | L   | Х   | Х   | Х   | L   | 24              |
| Calibrate <sup>†</sup> | 1       | L   | Χ   | L   | L   | L   | L   | 300             |

<sup>†</sup> Calibration is lost when the clock is stopped.



#### **APPLICATION INFORMATION**

#### analog inputs

#### differential inputs provide common-mode rejection

The differential inputs reduce common-mode noise. Common-mode noise is noise common to both IN+ and IN- inputs, such as 60-Hz noise. There is no time interval between the sampling of the IN+ and IN-, so these inputs are truly differential. No conversion errors result from a time interval between the sampling of the IN+ and IN- inputs.

#### input bypass capacitors

Input bypass capacitors can be used for noise filtering; however, the charge on these bypass capacitors is depleted during the input sampling sequence when the internal sampling capacitors are charged. The charging of the bypass capacitors through the differential source resistances must keep pace with the charge depletion of the bypass capacitors during the input sampling sequence. Higher source resistances reduce the amount of charging current for the bypass capacitors. Also fast, successive conversion has the greatest charge depletion effect on the bypass capacitors. The above phenomenon becomes more significant as source resistances and the conversion rate (i.e., higher clock frequency and conversion initiation rate) increase.

In addition, if the above phenomenon prevents the bypass capacitors from fully charging between conversions, voltage drops across the source resistances result due to the ongoing bypass capacitor charging currents. The voltage drops cause a conversion error. Also, the voltage drops increase with higher  $|V_{l+} - V_{l-}|$  values, higher source resistances, and lower charge on the bypass capacitors (i.e., faster conversion rate).

For low-source-resistance applications ( $R_{source} < 100 \Omega$ ), a 0.001- $\mu F$  bypass capacitor at the inputs prevents pickup due to the series lead inductance of a long wire. A 100- $\Omega$  resistor can be placed between the capacitor and the output of an operational amplifier to isolate the capacitor from the operational amplifier.

#### input leads

The input leads should be kept as short as possible since the coupling of noise and digital clock signals to the the inputs can cause errors.

#### power supply considerations

Noise spikes on the  $V_{CC}$  lines can cause conversion error. Low-inductance tantalum capacitors (> 1  $\mu$ F) with short leads should be used to bypass ANLG  $V_{CC}$  and DGTL  $V_{CC}$ . A separate regulator for the TLC1225 and other analog circuitry greatly reduces digital noise on the supply line. A ferrite bead or equivalent inductance can be used between the analog and digital ground planes if the digital ground noise is excessive.



#### APPLICATION INFORMATION



Figure 5. Transfer Characteristic



NOTES: A. The analog input must have some current return path to ANLG GND.

- B. Bypass capacitor leads must be as short as possible.
- C. For high-accuracy applications, use a larger capacitor to reduce reference noise.

Figure 6. Analog Considerations

#### **APPLICATION INFORMATION**



Figure 7. Input Protection



NOTES: A.  $V_I = 0.15 \times ANLG \ V_{CC+}$  B. 15% of ANLG  $V_{CC} \le V_{XDR} \le 85\%$  of ANLG  $V_{CC}$ 

Figure 8. Operating With Ratiometric Transducers

#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated