## ■ Low Supply Voltage Range 2.5 V – 5.5 V

- Ultra-Low Power Consumption
- Low Operation Current, 350 μA at 1 MHz,3 V
- Five Power Saving Modes: (Standby Mode:
   1.5 μA, RAM Retention Off Mode: 0.1 μA)
- Wakeup From Standby Mode in 6 μs Maximum
- 16-Bit RISC Architecture, 200 ns Instruction Cycle Time: 5 MIPS
- Basic Clock Module Configurations:
  - Various Internal Resistors
  - Single External Resistor
  - 32 kHz Crystal
  - High Frequency Crystal
  - Resonator
  - External Clock Source
- Single Slope A/D Converter With External Components
- 16-Bit Timer With 3 Capture/Compare Registers
- Serial Onboard Programming
- Program Code Protection by Security Fuse
- Family Members Include: MSP430C111: 2k Byte ROM, 128 Byte RAM<sup>†</sup> MSP430C112: 4k Byte ROM, 256 Byte RAM<sup>†</sup> MSP430P112: 4k Byte OTP, 256 Byte RAM
- EEPROM Version Available for Prototyping:
  - PMS430E112: 4k Byte EROM, 256 Byte RAM
- Available in a 20-Pin Plastic Small-Outline Wide Body (SOWB) Package, 20-Pin Ceramic Dual-In-Line (CDIP) Package (EPROM Only)

#### DW PACKAGE (TOP VIEW) TEST/VPP □ 10 20 P1.7/TA2/TDO/TDI vcc □ 2 19 P1.6/TA1/TDI P2.5/R<sub>osc</sub> □ 3 18 P1.5/TA0/TMS 4 17 VSS □ P1.4/SMCLK/TCK 5 16 P1.3/TA2 P1.2/TA1 6 Xin $\square$ 15 P1.1/TA0 RST/NMI 7 14 P2.0/ACLK □□ 8 P1.0/TACLK 13 P2.1/INCLK 9 12 P2.4/TA2 P2.2/TA0 → P2.3/TA1 10

#### description

The Texas Instruments MSP430 series is an ultra low-power microcontroller family consisting of several devices featuring different sets of modules targeted to various applications. The microcontroller is designed to be battery operated for an extended application lifetime. With 16-bit RISC architecture, 16 bit integrated registers on the CPU, and the constant generator, the MSP430 achieves maximum code efficiency. The digitally-controlled oscillator provides fast wakeup from all low-power modes to active mode in less than 6 µs.

Typical applications include sensor systems that capture analog signals, convert them to digital values, and then process the data and display them or transmit them to a host system. Stand alone RF sensor front-end is another area of application. The I/O port inputs provide single slope A/D conversion capability on resistive sensors. The MSP430x11x series is an ultra low-power mixed signal microcontroller with a built in 16-bit timer and fourteen I/O pins.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

† Advanced Information



#### **AVAILABLE OPTIONS**

|               | PACKAGED DEVICES                                                          |                        |  |  |  |
|---------------|---------------------------------------------------------------------------|------------------------|--|--|--|
| TA            | SOWB<br>20-Pin<br>(DW)                                                    | CDIP<br>20-Pin<br>(JL) |  |  |  |
| -40°C to 85°C | MSP430C111IDW <sup>†</sup><br>MSP430C112IDW <sup>†</sup><br>MSP430P112IDW |                        |  |  |  |
| 25°C          | _                                                                         | PMS430E112JL           |  |  |  |

<sup>†</sup> Advanced Information

## functional block diagram





## **Terminal Functions**

| TERMINAL              |     |     | DECORPTION                                                                                                                     |
|-----------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------|
| NAME                  | NO. | 1/0 | DESCRIPTION                                                                                                                    |
| P1.0/TACLK            | 13  | I/O | General-purpose digital I/O pin/Timer_A, clock signal TACLK input                                                              |
| P1.1/TA0              | 14  | I/O | General-purpose digital I/O pin/Timer_A, Capture: CCI0A input, Compare: Out0 output                                            |
| P1.2/TA1              | 15  | I/O | General-purpose digital I/O pin/Timer_A, Capture: CCI1A input, Compare: Out1 output                                            |
| P1.3/TA2              | 16  | I/O | General-purpose digital I/O pin/Timer_A, Capture: CCI2A input, Compare: Out2 output                                            |
| P1.4/SMCLK/TCK        | 17  | I/O | General-purpose digital I/O pin/SMCLK signal output/Test clock, input terminal for device programming and test                 |
| P1.5/TA0/TMS          | 18  | I/O | General-purpose digital I/O pin/Timer_, Compare: Out0 output/Test mode select, input terminal for device programming and test. |
| P1.6/TA1/TDI          | 19  | I/O | General-purpose digital I/O pin/Timer_A, Compare: Out1 output/Test data input terminal.                                        |
| P1.7/TA2/TDO/TDI      | 20  | I/O | General-purpose digital I/O pin/Timer_A, Compare: Out2 output/Test data output terminal or data input during programming.      |
| P2.0/ACLK             | 8   | I/O | General-purpose digital I/O pin/ACLK output                                                                                    |
| P2.1/INCLK            | 9   | I/O | General-purpose digital I/O pin/Timer_A, clock signal at INCLK                                                                 |
| P2.2/TA0              | 10  | I/O | General-purpose digital I/O pin/Timer_A, Capture: CCI0B input, Compare: Out0 output                                            |
| P2.3/TA1              | 11  | I/O | General-purpose digital I/O pin/Timer_A, Capture: CCI1B input, Compare: Out1 output                                            |
| P2.4/TA2              | 12  | I/O | General-purpose digital I/O pin/Timer_A, Compare: Out2 output                                                                  |
| P2.5/R <sub>osc</sub> | 3   | I/O | General-purpose digital I/O pin/Input for external resistor that defines the DCO nominal frequency                             |
| RST/NMI               | 7   | I   | Reset or nonmaskable interrupt input                                                                                           |
| TEST/VPP              | 1   | ı   | Select of test mode for JTAG pins on Port1/programming voltage input during EPROM programming                                  |
| VCC                   | 2   |     | Supply voltage                                                                                                                 |
| VSS                   | 4   |     | Ground reference                                                                                                               |
| Xin                   | 6   | I   | Input terminal of crystal oscillator                                                                                           |
| Xout/TCLK             | 5   | I/O | Output terminal of crystal oscillator or test clock input                                                                      |

## short-form description

## processing unit

The processing unit is based on a consistent, and orthogonally designed CPU and instruction set. This design structure results in a RISC-like architecture, highly transparent to the application development and distinguished due to ease of programming. All operations other than program-flow instructions are consequently performed as register operations in conjunction with seven addressing modes for source and four modes for destination operands.

#### CPU

All sixteen registers are located inside the CPU, providing reduced instruction execution time. This reduces a register-register operation execution time to one cycle of the processor.

Four registers are reserved for special use as a program counter, a stack pointer, a status register, and a constant generator. The remaining twelve registers are available as general purpose registers.

Peripherals are connected to the CPU using a data address and control buses and can be handled easily with all instructions for memory manipulation.

#### instruction set

The instructions set for this register-register architecture provides a powerful and easy-to-use

PC/R0 **Program Counter** SP/R1 **Stack Pointer** SR/CG1/R2 Status Register CG2/R3 **Constant Generator** General Purpose Register R4 General Purpose Register R5 **General Purpose Register R14** R15 General Purpose Register

assembly language. The instruction set consists of 52 instructions with three formats and seven addressing modes. Table 1 provides a summation and example of the three types of instruction formats; the addressing modes are listed in Table 2.

**Table 1. Instruction Word Formats** 

| Dual operands, source-destination | e.g. ADD R4, R5 | R4 + R5 → R5              |
|-----------------------------------|-----------------|---------------------------|
| Single operands, destination only | e.g. CALL R8    | $PC \to (TOS), R8 \to PC$ |
| Relative jump, un-/conditional    | e.g. JNE        | Jump-on equal bit = 0     |

Most instructions can operate on both word and byte data. Byte operations are identified by the suffix B.

Examples: Instructions for word operation Instructions for byte operation

MOV EDE,TONI MOV.B EDE,TONI ADD #235h,&MEM ADD.B #35h,&MEM

PUSH R5 PUSH.B R5

SWPB R5 —

**Table 2. Address Mode Descriptions** 

| ADDRESS MODE           | s         | d         | SYNTAX           | EXAMPLE           | OPERATION                                         |
|------------------------|-----------|-----------|------------------|-------------------|---------------------------------------------------|
| Register               | $\sqrt{}$ | √         | MOV Rs, Rd       | MOV R10, R11      | R10 → R11                                         |
| Indexed                | $\sqrt{}$ | √         | MOV X(Rn), Y(Rm) | MOV 2(R5), 6(R6)  | $M(2+R5) \rightarrow M(6+R6)$                     |
| Symbolic (PC relative) | $\sqrt{}$ | $\sqrt{}$ | MOV EDE, TONI    |                   | $M(EDE) \to M(TONI)$                              |
| Absolute               | $\sqrt{}$ | $\sqrt{}$ | MOV &MEM, &TCDAT |                   | $M(MEM) \rightarrow M(TCDAT)$                     |
| Indirect               | $\sqrt{}$ |           | MOV @Rn, Y(Rm)   | MOV @R10, Tab(R6) | $M(R10) \rightarrow M(Tab + R6)$                  |
| Indirect autoincrement | $\sqrt{}$ |           | MOV @Rn+, RM     | MOV @R10+, R11    | $M(R10) \rightarrow R11, R10 + 2 \rightarrow R10$ |
| Immediate              | $\sqrt{}$ |           | MOV #X, TONI     | MOV #45, TONI     | #45 → M(TONI)                                     |

NOTE: s = source d = destination Rs/Rd = source register/destination register Rn = register number



## short-form description (continued)

Computed branches (BR) and subroutine calls (CALL) instructions use the same addressing modes as the other instructions. These addressing modes provide *indirect* addressing, ideally suited for computed branches and calls. The full use of this programming capability permits a program structure different from conventional 8- and 16-bit controllers. For example, numerous routines can easily be designed to deal with pointers and stacks instead of using Flag type programs for flow control.

## operation modes and interrupts

The MSP430 operating modes support various advanced requirements for ultra-low power and ultra-low energy consumption. This is achieved by the intelligent management of the operations during the different module operation modes and CPU states. The advanced requirements are fully supported during interrupt event handling. An interrupt event awakens the system from each of the various operating modes and returns with the *RETI* instruction to the mode that was selected before the interrupt event. The different requirements of the CPU and modules, which are driven by system cost and current consumption objectives, necessitate the use of different clock signals (see Figure 1):

- Auxiliary Clock ACLK (from LFXTCLK/crystal's frequency), used by the peripheral modules
- Main System Clock MCLK, used by the CPU and system
- Sub-System Clock SMCLK, used by the peripheral modules.



Figure 1. Clock Signals

Two clock sources, LFXTCLK and DCOCLK, can be used to drive the MSP430 system. The LFXTCLK is defined by connecting a low power, low frequency crystal to the oscillator, or by connecting a high frequency crystal to the oscillator, or by applying an external clock source. The high frequency crystal oscillator is used if the control bit XTS is set. The crystal oscillator may be switched off when the LFXTCLK oscillator is not needed for the



present operation mode. The DCOCLK is active and the frequency is selected or adjusted by the software. The DCOCLK is inactive or stopped when it is not used by the CPU or peripheral modules. The dc-generator can be stopped when SCG0 is reset and DCOCLK is not needed. The dc-generator defines the basic DCO frequency and can be defined by one external resistor or it is adjusted in eight steps with the integrated resistors.

#### NOTE:

The system clock generator always starts with the DCOCLK selected for MCLK (CPU clock) to ensure proper start of program execution. The software then defines the final system clock, via control bit manipulation.

#### low-power consumption capabilities

The various operating modes are controlled by the software through controlling the operation of the internal clock system. This clock system provides many combinations of hardware and software capabilities to run the application with the lowest power consumption and with optimized system costs:

- Use the internal clock (DCO) generator without any external components.
- Select an external crystal or ceramic resonator for lowest frequency or cost.
- Select and activate the proper clock signals (LFXTCLK and/or DCOCLK) and clock pre-divider function.
- Apply an external clock source.

Four of the control bits that influence the operation of the clock system and support fast turn-on from low power operating modes are located in the status register SR. The four bits that control the CPU and the system clock generator are SCG1, SCG0, OscOff, and CPUOff:

## status register R2

SCG0:



The bits CPUOff, SCG1, SCG0, and OscOff are the most important low-power control bits when the basic function of the system clock generator is established. They are pushed onto the stack whenever an interrupt is accepted and thereby saved so that the previous mode of operation can be retrieved after the interrupt request. During execution of an interrupt handler routine, the bits can be manipulated via indirect access of the data on the stack. That allows the program to resume execution in another power operating mode after the return from interrupt (RETI).

SCG1: The clock signal SMCLK, used for peripherals, is enabled when the bit is reset or disabled if the

bit is set.

The dc-generator is active when it is reset. The DCO can be deactivated only if the SCG0 bit is set and the DCOCLK signal is not used for MCLK or SMCLK. The current consumed by the dc-generator defines the basic frequency of the DCOCLK. It is a dc current.

#### NOTE:

When the current is switched off (SCG0=1) the start of the DCOCLK is delayed slightly. The delay is in the  $\mu$ s-range. See device parameters for the specified values.

OscOff: The LFXT crystal oscillator is active when the OscOff bit is reset. The LFXT oscillator can only be deactivated if the OscOff bit is set and it is not used for MCLK or SMCLK. The setup-time to start a crystal oscillation needs consideration when oscillator off option is used. Mask programmable

(ROM) devices can disable this feature so that the oscillator can never be switched off by software.

CPUOff: The clock signal MCLK, used for the CPU, is active when the bit is reset or stopped if it is set.



#### low-power consumption capabilities (continued)

DCOCLK: The clock signal DCOCLK is deactivated if it is not used for MCLK or SMCLK or if the SCG0 bit is set. There are two situations when the SCG0 bit cannot switch off the DCOCLK signal:

- 1. DCOCLK frequency is used for MCLK (CPUOff=0 and SELM.1=0).
- 2. DCOCLK frequency is used for SMCLK (SCG1=0 and SELS=0).

#### interrupt vector addresses

The interrupt vectors and the power-up starting address are located in the ROM with an address range of 0FFFFh-0FFE0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence.

| INTERRUPT SOURCE                       | INTERRUPT FLAG                               | SYSTEM INTERRUPT                  | WORD ADDRESS | PRIORITY    |
|----------------------------------------|----------------------------------------------|-----------------------------------|--------------|-------------|
| Power-up, external reset, watchdog     | WDTIFG (see Note1)                           | Reset                             | 0FFFEh       | 15, highest |
| NMI, oscillator fault                  | NMIIFG, OFIFG (see Note 1)                   | (non)-maskable,<br>(non)-maskable | 0FFFCh       | 14          |
|                                        |                                              |                                   | 0FFFAh       | 13          |
|                                        |                                              |                                   | 0FFF8h       | 12          |
|                                        |                                              |                                   | 0FFF6h       | 11          |
| Watchdog Timer                         | WDTIFG                                       | maskable                          | 0FFF4h       | 10          |
| Timer_A                                | CCIFG0 (see Note 2)                          | maskable                          | 0FFF2h       | 9           |
| Timer_A                                | CCIFG1, CCIFG2, TAIFG<br>(see Notes 1 and 2) | maskable                          | 0FFF0h       | 8           |
|                                        |                                              |                                   | 0FFEEh       | 7           |
|                                        |                                              |                                   | 0FFECh       | 6           |
|                                        |                                              |                                   | 0FFEAh       | 5           |
|                                        |                                              |                                   | 0FFE8h       | 4           |
| I/O Port P2 (eight flags – see Note 3) | P2IFG.0 to P2IFG.7<br>(see Notes 1 and 2)    | maskable                          | 0FFE6h       | 3           |
| I/O Port P1 (eight flags)              | P1IFG.0 to P1IFG.7<br>(see Notes 1 and 2)    | maskable                          | 0FFE4h       | 2           |
|                                        |                                              |                                   | 0FFE2h       | 1           |
|                                        |                                              |                                   | 0FFE0h       | 0, lowest   |

NOTES: 1. Multiple source flags

- 2. Interrupt flags are located in the module
- 3. There are eight Port P2 interrupt flags, but only six Port P2 I/O pins (P2.0–5) are implemented on the 11x devices.

## special function registers

Most interrupt and module enable bits are collected into the lowest address space. Special function register bits that are not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement.

## interrupt enable 1

| Address | 7 | 6 | 5 | 4     | 3 | 2 | 1    | . 0   |
|---------|---|---|---|-------|---|---|------|-------|
| 0h      |   |   |   | NMIIE |   |   | OFIE | WDTIE |
|         |   |   |   | rw-0  |   |   | rw-0 | rw-0  |

WDTIE: Watchdog timer enable signal OFIE: Oscillator fault enable signal

NMIIE: Non-maskable interrupt enable signal

### interrupt flag register 1

| Address | 7 | 6 | 5 | 4      | 3 | 2 | 1     | 0      |
|---------|---|---|---|--------|---|---|-------|--------|
| 02h     |   |   |   | NMIIFG |   |   | OFIFG | WDTIFG |
| l       |   |   |   | rw-0   |   |   | rw-1  | rw-0   |

WDTIFG: Set on overflow or security key violation

OR

Reset on  $V_{CC}$  power-on or reset condition at RST/NMI-pin

OFIFG: Flag set on oscillator fault NMIIFG: Set via RST/NMI-pin

**Legend rw:** Bit can be read and written.

rw-0: Bit can be read and written. It is reset by PUC

SFR bit is not present in device.



## memory organization



#### peripherals

Peripherals are connected to the CPU through data, address, and control buses and can be handled easily with instructions for memory manipulation.

#### digital I/O

There are two eight-bit I/O ports, Port P1 and Port P2 – implemented (11x parts only have six Port P2 I/O signals available on external pins). Both ports, P1 and P2, have seven control registers to give maximum flexibility of digital input/output to the application:

- All individual I/O bits are programmable independently.
- Any combination of input, output, and interrupt conditions are possible.
- Interrupt processing of external events is fully implemented for all eight bits of port P1 and for six bits of Port P2.
- Provides read/write access to all registers with all instructions.

The seven registers are:

| • | Input register          | 8 bits at Port P1/P2   | contains information at the pins                  |
|---|-------------------------|------------------------|---------------------------------------------------|
| • | Output register         | 8 bits at Port P1/P2   | contains output information                       |
| • | Direction register      | 8 bits at Port P1/P2   | controls direction                                |
| • | Interrupt edge select   | 8 bits at Port P1/P2   | input signal change necessary for interrupt       |
| • | Interrupt flags         | 8 bits at Port P1/P2   | indicates if interrupt(s) are pending             |
| • | Interrupt enable        | 8 bits at Port P1/P2   | contains interrupt enable bits                    |
| • | Selection (Port or Mod. | ) 8 bits at Port P1/P2 | determines if pin(s) have port or module function |



## MSP430x11x MIXED SIGNAL MICROCONTROLLERS

SLAS196-DECEMBER 1998

#### digital I/O (continued)

All these registers contain eight bits. Two interrupt vectors are implemented: one commonly used for any interrupt event on Port P1.0 to Port P1.7, and one commonly used for any interrupt event on Port P2.0 to P2.7.

#### NOTE:

Six bits of Port P2, P2.0 to P2.5, are available on external pins – but all control and data bits for Port P2 are implemented.

#### **Watchdog Timer**

The primary function of the Watchdog Timer (WDT) module is to perform a controlled system restart after a software problem has occurred. If the selected time interval expires, a system reset is generated. If this watchdog function is not needed in an application, the module can work as an interval timer, which generates an interrupt after the selected time interval.

The Watchdog Timer counter (WDTCNT) is a 16-bit up-counter which is not directly accessible by S/W. The WDTCNT is controlled through the watchdog timer control register (WDTCTL), which is a 16-bit read/write register. Writing to WDTCTL is, in both operating modes (watchdog or timer), only possible by using the correct password in the high-byte. The low-byte stores data written to the WDTCTL. The high-byte must be the password 05Ah. If any value other than 05Ah is written to the high-byte of the WDTCTL, a system reset PUC is generated. When the password is read, its value is 069h, that minimizes accidental write operations to the WDTCTL register. In addition to the Watchdog Timer control bits, there are two bits included in the WDTCTL register that configure the NMI pin.

## Timer\_A (3 capture/compare registers)

The Timer\_A module on 11x devices offers one sixteen bit counter and three capture/compare registers. The timer clock source can be selected to come from two external sources TACLK (SSEL=0) or INCLK (SSEL=3), or from two internal sources, the ACLK (SSEL=1) or SMCLK (SSEL=2). The clock source can be divided by one, two, four, or eight. The timer can be fully controlled (in word mode) since it can be halted, read, and written. It can be stopped, run continuously, counted up or up/down, using one compare block to determine the period. The three capture/compare blocks are configured by the application to run in capture or compare mode.

The capture mode is primarily used to measure external or internal events using any combination of positive, negative, or both edges of the signal. Capture mode can be started and stopped by software. Three different external events TA0, TA1, and TA2 can be selected. At capture/compare register CCR2 the ACLK is the capture signal if CCI2B is selected. Software capture is chosen if CCISx=2 or CCISx=3 (see Figure 2).

The compare mode is primarily used to generate timings for the software or application hardware, or to generate pulse-width modulated output signals for various purposes like D/A conversion functions or motor control. An individual output module is assigned to each of the three capture/compare registers. The output modules can run independently of the compare function, or can be triggered in several ways.





Figure 2. Timer\_A, MSP430x11x Configuration

Two interrupt vectors are used by the Timer\_A module. One individual vector is assigned to capture/compare block CCR0, and one common interrupt vector is implemented for the timer and the other two capture/compare blocks. The three interrupt events using the same vector are identified by an individual interrupt vector word. The interrupt vector word is used to add an offset to the program counter to continue the interrupt handler software at the corresponding program location. This simplifies the interrupt handler and gives each interrupt event the same overhead of 5 cycles in the interrupt handler.

## peripheral file map

| PER              | IPHERALS WITH WORD ACCES                                                                                                                                                                                                                                                                                    | S                                                         |                                                                                                                                              |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Watchdog         | Watchdog/Timer Control                                                                                                                                                                                                                                                                                      | WDTCTL                                                    | 0120h                                                                                                                                        |
| Timer_A          | Timer_A Interrupt Vector Timer_A Control Cap/Com Control Cap/Com Control Cap/Com Control Reserved Reserved Reserved Timer_A Register Cap/Com Register Cap/Com Register Cap/Com Register Cap/Com Register Reserved | TAIV TACTL CCTL0 CCTL1 CCTL2  TAR CCR0 CCR1 CCR2          | 012Eh<br>0160h<br>0162h<br>0164h<br>0166h<br>0168h<br>016Ch<br>016Eh<br>0170h<br>0172h<br>0174h<br>0176h<br>0178h<br>017Ah<br>017Ch<br>017Eh |
| PER              | IPHERALS WITH BYTE ACCES                                                                                                                                                                                                                                                                                    | S                                                         |                                                                                                                                              |
| System Clock     | Basic Clock Sys. Control2<br>Basic Clock Sys. Control1<br>DCO Clock Freq. Control                                                                                                                                                                                                                           | BCSCTL2<br>BCSCTL1<br>DCOCTL                              | 058h<br>057h<br>056h                                                                                                                         |
| EPROM            | EPROM Control                                                                                                                                                                                                                                                                                               | EPCTL                                                     | 054h                                                                                                                                         |
| Port P2          | Port P2 Selection Port P2 Interrupt Enable Port P2 Interrupt Edge Select Port P2 Interrupt Flag Port P2 Direction Port P2 Output Port P2 Input                                                                                                                                                              | P2SEL<br>P2IE<br>P2IES<br>P2IFG<br>P2DIR<br>P2OUT<br>P2IN | 02Eh<br>02Dh<br>02Ch<br>02Bh<br>02Ah<br>029h<br>028h                                                                                         |
| Port P1          | Port P1 Selection Port P1 Interrupt Enable Port P1 Interrupt Edge Select Port P1 Interrupt Flag Port P1 Interrupt Flag Port P1 Direction Port P1 Output P1OUT                                                                                                                                               |                                                           | 026h<br>025h<br>024h<br>023h<br>022h<br>021h<br>020h                                                                                         |
| Special Function | SFR Interrupt Flag1<br>SFR Interrupt Enable1                                                                                                                                                                                                                                                                | IFG1<br>IE1                                               | 002h<br>000h                                                                                                                                 |



## absolute maximum ratings

| Voltage applied at V <sub>CC</sub> to V <sub>SS</sub>       | 0.3 V to 6 V                    |
|-------------------------------------------------------------|---------------------------------|
| Voltage applied to any pin (referenced to V <sub>SS</sub> ) | 0.3 V to V <sub>CC</sub> +0.3 V |
| Diode current at any device terminal                        | ±2 mA                           |
| Storage temperature, T <sub>sta</sub> (unprogrammed device) | –55°C to 150°C                  |
| Storage temperature, T <sub>sto</sub> (programmed device)   |                                 |

## recommended operating conditions

|                                                         |                       |  | MIN             | NOM   | MAX  | UNITS |
|---------------------------------------------------------|-----------------------|--|-----------------|-------|------|-------|
|                                                         | MSP430C11x            |  | 2.5             |       | 5.5  | V     |
| Supply voltage, V <sub>CC</sub>                         | MSP430P112            |  | 2.7             |       | 5.5  | V     |
|                                                         | PMS430E112            |  | 2.7             |       | 5.5  | V     |
| Supply voltage, V <sub>SS</sub>                         |                       |  |                 |       | 0.0  | V     |
|                                                         | MSP430C11x            |  | -40             |       | 85   | °C    |
| Operating free-air temperature range, TA                | MSP430P112            |  | <del>-4</del> 0 |       |      |       |
|                                                         | PMS430E112            |  |                 | 25    |      |       |
| XTAL frequency, f(XTAL),(ACLK signal)                   |                       |  |                 | 32768 |      | Hz    |
| Dunance from the first (MOLIV since)                    | V <sub>CC</sub> = 3 V |  |                 |       | 2.73 | MHz   |
| Processor frequency f <sub>(system)</sub> (MCLK signal) | V <sub>CC</sub> = 5 V |  |                 |       | 5.35 |       |



Figure 3. Frequency vs Supply Voltage

NOTE: Minimum processor frequency is defined by system clock.

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

supply current (into  $V_{CC}$ ) excluding external current ( $f_{(system)} = 1 \text{ MHz}$ )

|                                         | PARAMETER          |                          |                                                                                                                                      | TEST CONDITIONS                                              |                               | MIN | NOM  | MAX | UNIT     |
|-----------------------------------------|--------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------|-----|------|-----|----------|
|                                         |                    |                          | T <sub>A</sub> =-40°C+8                                                                                                              | 5°C, f(MCLK) = f(SMCLK) = 1 MHz,                             | V <sub>CC</sub> = 3 V         |     | 330  | 400 | μА       |
|                                         |                    | C11x                     | f(ACLK) = 32,                                                                                                                        | 768 HZ                                                       | V <sub>CC</sub> = 5 V         |     | 630  | 700 | <u>'</u> |
|                                         |                    | $T_A = -40^{\circ}C + 8$ |                                                                                                                                      | VCC = 3 V                                                    |                               | 3.4 | 4    | μΑ  |          |
| <b>l</b> .                              | A a Cara Marata    |                          |                                                                                                                                      | MCLK) = f(ACLK) = 4096 Hz                                    | V <sub>CC</sub> = 5 V         |     | 7.8  | 10  |          |
| I(AM)                                   | Active Mode        |                          | $T_A = -40^{\circ}C + 8$                                                                                                             | 35°C,<br>CLK) = 1 MHz,                                       | VCC = 3 V                     |     | 400  | 500 | μΑ       |
|                                         |                    | P112                     | f(ACLK) = 32                                                                                                                         | 768 Hz                                                       | V <sub>CC</sub> = 5 V         |     | 730  | 900 | μΑ       |
|                                         |                    |                          | $T_A = -40^{\circ}C + 8$                                                                                                             | 35°C,                                                        | V <sub>CC</sub> = 3 V         |     | 3.4  | 4   | μΑ       |
|                                         |                    |                          | f(MCLK) = f(S                                                                                                                        | MCLK) = f(ACLK) = 4096 Hz                                    | V <sub>CC</sub> = 5 V         |     | 7.8  | 10  | μΑ       |
|                                         |                    | C11x                     |                                                                                                                                      | 35°C, f <sub>MCLK</sub> = 0 MHz,                             | V <sub>CC</sub> = 3 V         |     | 51   | 60  |          |
| 1,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | Low power mode,    | CIIX                     | f(SMCLK) = 1 MHz, f(ACLK) = 32,768 Hz                                                                                                |                                                              | V <sub>CC</sub> = 5 V         |     | 120  | 150 | μΑ       |
| (CPUOff)                                | (LPM0)             | P112                     | $T_A = -40^{\circ}C + 85^{\circ}C$ , $f_{(MCLK)} = 0 \text{ MHz}$ , $f_{(SMCLK)} = 1 \text{ MHz}$ , $f_{(ACLK)} = 32,768 \text{ Hz}$ |                                                              | V <sub>CC</sub> = 3 V         |     | 70   | 85  |          |
|                                         |                    | 17172                    |                                                                                                                                      |                                                              | V <sub>CC</sub> = 5 V         |     | 125  | 170 |          |
| 14                                      | Low power mode, (L | DM2)                     | $T_A = -40^{\circ}\text{C} + 85^{\circ}\text{C},$<br>f(MCLK) = f(SMCLK) = 0  MHz,                                                    |                                                              | V <sub>CC</sub> = 3 V         |     | 8    | 22  | μΑ       |
| I(LPM2)                                 | Low power mode, (L | -FIVIZ)                  | f(ACLK) = 32,                                                                                                                        | 768 Hz, SCG0 = 0, Rsel = 3                                   | V <sub>CC</sub> = 5 V         |     | 16   | 35  | μΑ       |
|                                         |                    |                          | T <sub>A</sub> = -40°C                                                                                                               | f(MCLK) = f(SMCLK) = 0 MHz,                                  |                               |     | 2    | 2.6 |          |
|                                         |                    |                          | T <sub>A</sub> = 25°C                                                                                                                | $f_{(ACLK)} = 32,768 \text{ Hz},$                            | V <sub>CC</sub> = 3 V         |     | 1.5  | 2.2 |          |
| 10 50 40)                               | Low power mode, (L | DM2)                     | T <sub>A</sub> = 85°C                                                                                                                | \$CG0 = 1                                                    |                               |     | 1.85 | 2.2 | μА       |
| I(LPM3)                                 | Low power mode, (L | -F IVI3)                 | T <sub>A</sub> = -40°C                                                                                                               | , , , , , , , , , , , , , , , , , , ,                        |                               |     | 6.3  | 8   | μΑ       |
|                                         |                    |                          | T <sub>A</sub> = 25°C                                                                                                                | f(MCLK) = f(SMCLK) = 0 MHz,<br>f(ACLK) = 32,768 Hz, SCG0 = 1 | V <sub>CC</sub> = 5 V         |     | 5.1  | 7   |          |
|                                         |                    |                          | T <sub>A</sub> = 85°C                                                                                                                | (ACLR)                                                       |                               |     | 5.1  | 7   |          |
|                                         |                    |                          | $T_A = -40^{\circ}C$                                                                                                                 | f(MCLK) = f(SMCLK) = 0 MHz,                                  | \/ 2\//                       |     | 0.1  | 0.8 |          |
| I <sub>(LPM4)</sub>                     | Low power mode, (L | PM4)                     | T <sub>A</sub> = 25°C                                                                                                                | f(ACLK) = 0 Hz,                                              | V <sub>CC</sub> = 3 V/<br>5 V |     | 0.1  | 0.8 | μΑ       |
|                                         |                    |                          | T <sub>A</sub> = 85°C                                                                                                                | SCG0 = 1                                                     |                               |     | 0.4  | 1   |          |

NOTE: All inputs are tied to VSS or VCC. Outputs do not source or sink any current.

Current consumption of active mode versus system frequency, C versions only

 $I_{AM} = I_{AM[1 \text{ MHz}]} \times f_{system} [MHz]$ 

Current consumption of active mode versus supply voltage, C versions only

 $I_{AM} = I_{AM[3 \ V]} + 175 \ \mu A/V \times (V_{CC} - 3 \ V)$ 

## schmitt-trigger inputs Port 1 to Port P2; P1.0 to P1.7, P2.0 to P2.5

|                                    | PARAMETER                                | TEST CONDITIONS       | MIN | NOM MAX | UNIT |
|------------------------------------|------------------------------------------|-----------------------|-----|---------|------|
| V <sub>IT+</sub>                   | Positive-going input threshold voltage   | V <sub>CC</sub> = 3 V | 1.2 | 2.1     | V    |
|                                    |                                          | V <sub>CC</sub> = 5 V | 2.3 | 3.4     | v    |
| V                                  | Negative-going input threshold voltage   | V <sub>CC</sub> = 3 V | 0.7 | 1.5     | V    |
| V <sub>IT</sub> -                  |                                          | V <sub>CC</sub> = 5 V | 1.4 | 2.3     | 1    |
| \/ı= \/ı=                          | Input voltage differential (hyeterecis)  | $V_{CC} = 3 V$ 0.3    | 1   | V       |      |
| V <sub>IT+</sub> – V <sub>IT</sub> | Input voltage differential, (hysteresis) | V <sub>CC</sub> = 5 V | 0.6 | 1.4     | ľ    |



electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

### standard inputs TCK, TMS, TDI, RST/NMI

|                 | PARAMETER                | TEST CONDITIONS | MIN                | NOM MAX              | UNIT |
|-----------------|--------------------------|-----------------|--------------------|----------------------|------|
| V <sub>IL</sub> | Low-level input voltage  | V 2.V/5.V       | VSS                | V <sub>SS</sub> +0.8 | V    |
| VIH             | High-level input voltage | VCC = 3 V/5 V   | 0.7V <sub>CC</sub> | Vcc                  | V    |

## outputs Port 1 to P2; P1.0 to P1.7, P2.0 to P2.5

|                         | PARAMETER TEST CONDITIONS |                                  |                             |            | MIN                  | NOM MAX              | UNIT |
|-------------------------|---------------------------|----------------------------------|-----------------------------|------------|----------------------|----------------------|------|
| V/0                     | High-level output voltage | $I_{(OHmax)} = -1.5 \text{ mA},$ | $V_{CC} = 3 \text{ V/5 V},$ | See Note 4 | V <sub>CC</sub> -0.4 | VCC                  | W    |
| VOH I                   | nigh-level output voltage | $I_{(OHmax)} = -4.5 \text{ mA},$ | $V_{CC} = 3 \text{ V/5 V},$ | See Note 5 | VCC-0.6              | VCC                  | V    |
| \/a:                    | Low-level output voltage  | $I_{(OLmax)} = 1.5 \text{ mA},$  | $V_{CC} = 3 \text{ V/5 V},$ | See Note 4 | VSS                  | V <sub>SS</sub> +0.4 | V    |
| VOL Low-level output vo | Low-level output voltage  | $I_{(OLmax)} = 4.5 \text{ mA},$  | $V_{CC} = 3 \text{ V/5 V},$ | See Note 5 | V <sub>SS</sub>      | V <sub>SS</sub> +0.6 | V    |

- NOTES: 4. The maximum total current, IOHmax and IOLmax, or all outputs combined, should not exceed ±12 mA to hold the maximum voltage drop specified.
  - 5. The maximum total current, I<sub>OH</sub>max and I<sub>OL</sub>max, or all outputs combined, should not exceed ±36 mA to hold the maximum voltage drop specified.

#### leakage current (see Note 6)

| PARAMETER                                   | TEST CONDITIONS                             |                            | MIN | NOM | MAX | UNIT |
|---------------------------------------------|---------------------------------------------|----------------------------|-----|-----|-----|------|
| lu u > . High impondonce lockogo current    | Port P1: P1.x, $0 \le x \le 7$ (see Note 7) | V <sub>CC</sub> = 3 V/5 V, |     |     | ±50 | nA   |
| llkg(LPx.x) High-impendance leakage current | Port P2: P2.x, $0 \le x \le 5$ (see Note 7) | V <sub>CC</sub> = 3 V/5 V, |     |     | ±50 | IIA  |

- NOTES: 6. The leakage current is measured with VSS or VCC applied to the corresponding pin(s), unless otherwise noted.
  - 7. The leakage of the digital port pins is measured individually. The port pin must be selected for input and there must be no optional pull-up or pull-down resistor.

#### optional resistors, individually programmable with ROM code (see Note 8)

|                      | PARAMETER                                                          | TEST CONDITIONS           | MIN | NOM | MAX  | UNIT |
|----------------------|--------------------------------------------------------------------|---------------------------|-----|-----|------|------|
| R <sub>(opt1)</sub>  |                                                                    | V <sub>CC</sub> = 3 V/5 V | 1.2 | 2.4 | 4.8  | kΩ   |
| R <sub>(opt2)</sub>  |                                                                    | V <sub>CC</sub> = 3 V/5 V | 1.8 | 3.6 | 7.2  | kΩ   |
| R <sub>(opt3)</sub>  |                                                                    | V <sub>CC</sub> = 3 V/5 V | 3.6 | 7.3 | 14.6 | kΩ   |
| R <sub>(opt4)</sub>  |                                                                    | V <sub>CC</sub> = 3 V/5 V | 5.5 | 11  | 22   | kΩ   |
| R <sub>(opt5)</sub>  | Resistors, individually programmable with ROM code, all port pins, | V <sub>CC</sub> = 3 V/5 V | 11  | 22  | 44   | kΩ   |
| R <sub>(opt6)</sub>  | values applicable for pull-down and pull-up                        | V <sub>CC</sub> = 3 V/5 V | 22  | 44  | 88   | kΩ   |
| R <sub>(opt7)</sub>  |                                                                    | V <sub>CC</sub> = 3 V/5 V | 33  | 66  | 132  | kΩ   |
| R <sub>(opt8)</sub>  |                                                                    | V <sub>CC</sub> = 3 V/5 V | 55  | 110 | 220  | kΩ   |
| R <sub>(opt9)</sub>  |                                                                    | V <sub>CC</sub> = 3 V/5 V | 77  | 154 | 310  | kΩ   |
| R <sub>(opt10)</sub> |                                                                    | V <sub>CC</sub> = 3 V/5 V | 100 | 200 | 400  | kΩ   |

NOTE 8: Optional resistors R<sub>optx</sub> for pull-down or pull-up are not programmed in standard OTP or EPROM devices MSP430P112 or PMS430E112.



# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

#### inputs Px.x, TAx

|        | PARAMETER               | TEST CONDITIONS              | VCC      | MIN | NOM | MAX | UNIT  |
|--------|-------------------------|------------------------------|----------|-----|-----|-----|-------|
|        |                         | Port P1, P2: P1.x to P2.x,   | 3 V/ 5 V | 1.5 |     |     | cycle |
| t(int) |                         | 3 V                          | 540      |     |     | ne  |       |
| ,      |                         | interrupt flag, (see Note 9) | 5 V      | 270 |     |     | ns    |
|        |                         | TA0, TA1, TA2. (see Note 10) | 3 V/ 5 V | 1.5 |     |     | cycle |
| t(cap) | Timer_A, capture timing |                              | 3 V      | 540 |     |     | no    |
| (/     |                         |                              | 5 V      | 270 |     |     | ns    |

NOTES: 9. The external signal sets the interrupt flag every time the minimum t<sub>int</sub> cycle and time parameters are met. It may be set even with trigger signals shorter than t<sub>int</sub>. Both the cycle and timing specifications must be met to ensure the flag is set.

#### internal signals TAx, SMCLK at Timer\_A

| PARAMETER             |                         | TEST CONDITIONS                                         | VCC     | MIN | NOM MAX | UNIT   |
|-----------------------|-------------------------|---------------------------------------------------------|---------|-----|---------|--------|
| f(IN) Input frequency |                         | Internal TA0, TA1, TA2, t <sub>H</sub> = t <sub>I</sub> | 3 V     | dc  | 10      | MHz    |
| <sup>†</sup> (IN)     | input frequency         | internal IAO, IAT, IAZ, tH = tL                         | 5 V     | dc  | 15      | IVIIIZ |
| f(TAint)              | Timer_A clock frequency | Internally, SMCLK signal applied                        | 3 V/5 V | dc  | fSystem |        |

#### outputs P2x, TAx

| PARAMETER |                                                           | TEST COND                          | TEST CONDITIONS                   |                                       | MIN      | NOM | MAX     | UNIT   |  |
|-----------|-----------------------------------------------------------|------------------------------------|-----------------------------------|---------------------------------------|----------|-----|---------|--------|--|
| f(P20)    | Output frequency P2.0/ACLK, $C_L = 20 \text{ pF}$ 3 V/5 V |                                    | 3 V/5 V                           |                                       |          | 1.1 | MHz     |        |  |
| f(TAx)    | Output frequency                                          | TA0, TA1, TA2,                     | C <sub>L</sub> = 20 pF            | 3 V/5 V                               | dc       |     | fSystem | IVITIZ |  |
|           | Xdc) Duty cycle of O/P frequency                          |                                    | $f_{P20} = 1.1 \text{ MHz}$       |                                       | 40%      |     | 60%     |        |  |
| t(Xdc)    |                                                           | dc)                                | P2.0/ACLK, C <sub>L</sub> = 20 pF | f <sub>P20</sub> = f <sub>XTCLK</sub> | 3 V/ 5 V | 35% |         | 65%    |  |
|           |                                                           |                                    | fP20 = fXTCLK/n                   |                                       |          | 50% |         |        |  |
| t(TAdc)   |                                                           | TA0, TA1, TA2,<br>Duty cycle = 50% | $C_L = 20 \text{ pF},$            | 3 V/ 5 V                              |          | 0   | ±50     | ns     |  |

#### **PUC/POR**

| F                  | PARAMETER | TEST CONDITIONS                       | VCC     | MIN | NOM | MAX | UNIT |
|--------------------|-----------|---------------------------------------|---------|-----|-----|-----|------|
| t(POR-delay)       |           |                                       |         |     | 150 | 200 | μs   |
| V <sub>(POR)</sub> | POR       |                                       | 3 V/5 V | 1.1 |     | 2.4 | M    |
| V <sub>(min)</sub> |           |                                       |         | 0   |     | 0.4 | ٧    |
| t(reset)           |           | Reset is accepted internally, PUC/POR | 3 V/5 V | 2   |     |     | μs   |

#### crystal oscillator, Xin, Xout

|                       | PARAMETER                  | TEST CONDITIONS           | MIN                 | NOM MAX             | UNIT |
|-----------------------|----------------------------|---------------------------|---------------------|---------------------|------|
| C <sub>(Xin)</sub>    | Capacitance at input       | V <sub>CC</sub> = 3 V/5 V |                     | pF                  |      |
| C <sub>(Xout)</sub>   | Capacitance at output      | V <sub>CC</sub> = 3 V/5 V |                     | pF                  |      |
| V <sub>I(XINL)</sub>  | Input levels at XIN, XOUT  | V = 2 - 2 \/ F \/         | Vss                 | 0.2×V <sub>CC</sub> | W    |
| V <sub>I</sub> (XINH) | Imput levels at Aliv, AOOT | V <sub>CC</sub> = 3 V/5 V | 0.8×V <sub>CC</sub> | Vcc                 | V    |



<sup>10.</sup> The external capture signal triggers the capture event every time when the minimum t<sub>Cap</sub> cycles and time parameters are met. A capture may be triggered with capture signals even shorter than t<sub>Cap</sub>. Both the cycle and timing specifications must be met to ensure a correct capture of the 16-bit timer value and to ensure the flag is set.

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

#### **RAM**

|         | PARAMETER                | MIN | NOM | MAX | UNIT |
|---------|--------------------------|-----|-----|-----|------|
| V(RAMh) | CPU halted (see Note 11) | 1.8 |     |     | V    |

NOTE 11: This parameter defines the minimum supply voltage V<sub>CC</sub> when the data in the program memory RAM remains unchanged. No program execution should happen during this supply voltage condition.

#### **DCO**

| PARAMETER           | TEST CONDITIONS                                                                               |                              | MIN            | NOM            | MAX            | UNIT     |
|---------------------|-----------------------------------------------------------------------------------------------|------------------------------|----------------|----------------|----------------|----------|
| f(2000)             | $R_{Sel} = 0$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25^{\circ}C$                               | VCC = 3 V                    |                | 0.12           |                | MHz      |
| f(DCO03)            | R <sub>Sel</sub> = 0, DCO = 3, MOD = 0, DCOR = 0, 1A = 23 C                                   | V <sub>CC</sub> = 5 V        |                | 0.13           |                | IVITIZ   |
| f(DOO(s)            | $R_{Sel} = 1$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25^{\circ}C$                               | V <sub>CC</sub> = 3 V        |                | 0.19           |                | MHz      |
| f(DCO13)            | NSE  = 1, DCO = 3, WOD = 0, DCON = 0, 1A = 23 C                                               | V <sub>CC</sub> = 5 V        |                | 0.21           |                | IVII IZ  |
| f(DCCCC)            | $R_{Sel} = 2$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25$ °C                                     | VCC = 3 V                    |                | 0.31           |                | MHz      |
| f(DCO23)            | NSEI - 2, DOO - 3, WOD - 0, DOON - 0, 1A - 23 0                                               | $V_{CC} = 5 V$               |                | 0.34           |                | IVII IZ  |
| fracces             | $R_{Sel} = 3$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25^{\circ}C$                               | V <sub>CC</sub> = 3 V        |                | 0.5            |                | MHz      |
| f(DCO33)            | NSe  = 3, DCO = 3, WOD = 0, DCON = 0, 1A = 23 C                                               | $V_{CC} = 5 V$               |                | 0.55           |                | IVII IZ  |
| f/2 00 (0)          | $R_{Sel} = 4$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25^{\circ}C$                               | VCC = 3 V                    | 0.5            | 0.8            | 1.1            | MHz      |
| f(DCO43)            | NSe  = 4, DCO = 3, WOD = 0, DCON = 0, 1A = 23 C                                               | V <sub>CC</sub> = 5 V        | 0.6            | 0.9            | 1.2            | IVII IZ  |
| f(DCO53)            | $R_{Sel} = 5$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25$ °C                                     | V <sub>CC</sub> = 3 V        | 0.9            | 1.2            | 1.55           | MHz      |
| f(DCO53)            | Sel = 5, DCO = 3, MOD = 0, DCOR = 0, 1A = 25°C                                                | V <sub>CC</sub> = 5 V        | 1.1            | 1.4            | 1.7            | 1711 12  |
| f/D C C C C         | R <sub>Sel</sub> = 6, DCO = 3, MOD = 0, DCOR = 0, T <sub>A</sub> = 25°C                       | VCC = 3 V                    | 1.7            | 2              | 2.3            | MHz      |
| f(DCO63)            | R <sub>Sel</sub> = 6, DCO = 3, MOD = 0, DCOR = 0, 1A = 23 C                                   | V <sub>CC</sub> = 5 V        | 2.1            | 2.4            | 2.7            | IVITIZ   |
| f(DOOTS)            | $R_{Sel} = 7$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25^{\circ}C$                               | V <sub>CC</sub> = 3 V        | 2.8            | 3.1            | 3.5            | MHz      |
| f(DCO73)            | $ R_{Sel}=7, DCO=3, MOD=0, DCOR=0,  IA=23 C$                                                  | V <sub>CC</sub> = 5 V        | 3.8            | 4.2            | 4.5            | IVITIZ   |
| f(DCO47)            | R <sub>Sel</sub> = 4, DCO = 7, MOD = 0, DCOR = 0, T <sub>A</sub> = 25°C                       | V <sub>CC</sub> = 3 V/5 V    | FDCO40<br>x1.8 | FDCO40<br>x2.2 | FDCO40<br>x2.6 | MHz      |
| S <sub>(Rsel)</sub> | S <sub>R</sub> = f <sub>Rsel+1</sub> /f <sub>Rsel</sub>                                       | V <sub>CC</sub> = 3 V/5 V    | 1.4            | 1.65           | 1.9            | ratio    |
| S <sub>(DCO)</sub>  | S <sub>DCO</sub> = f <sub>DCO+1</sub> /f <sub>DCO</sub>                                       | V <sub>CC</sub> = 3 V/5 V    | 1.07           | 1.12           | 1.16           | Tallo    |
| D.                  | Temperature drift, R <sub>Sel</sub> = 4, DCO = 3,                                             | VCC = 3 V                    | -0.31          | -0.36          | -0.40          | 0.4.10.0 |
|                     | MOD = 0 (see Note 12)                                                                         | V <sub>CC</sub> = 5 V        | -0.33          | -0.38          | -0.43          | %/°C     |
| DV                  | Drift with V <sub>CC</sub> variation, R <sub>Sel</sub> = 4, DCO = 3,<br>MOD = 0 (see Note 12) | V <sub>CC</sub> = 3 V to 5 V | 0              | 5              | 10             | %/V      |

NOTE 12: These parameters are not production tested.



Figure 4. DCO Characteristics



electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued)

## principle characteristics of the DCO

- Individual devices have a minimum and maximum operation frequency. The specified parameters for fDCOx0 to fDCOx7 are valid for all devices.
- The ranges selected by R<sub>sel4</sub> to R<sub>sel5</sub>, R<sub>sel5</sub> to R<sub>sel6</sub>, and R<sub>sel6</sub> to R<sub>sel7</sub> are overlapping.
- The DCO control bits DCO0, DCO1 and DCO2 have a step size as defined in parameter S<sub>DCO</sub>.
- The modulation control bits MOD0 to MOD4 select how often  $f_{DCO+1}$  is used within the period of 32 DCOCLK cycles.  $f_{DCO}$  is used for the remaining cycles. The frequency is an average =  $f_{DCO} \times (2^{MOD/32})$ .

## wake-up from lower power modes (LPMx)

|                     | PARAMETER  | TEST CONDITIONS                        |                           |  | NOM | MAX | UNIT |
|---------------------|------------|----------------------------------------|---------------------------|--|-----|-----|------|
| t(LPM0)/<br>t(LPM2) | Delastine  |                                        | V <sub>CC</sub> = 3 V/5 V |  | 100 |     | ns   |
| t(LPM3)             | Delay time | R <sub>Sel</sub> = 4, DCO = 3, MOD = 0 | V <sub>CC</sub> = 3 V/5 V |  | 2.6 | 6   | μs   |
| t(LPM4)             |            | R <sub>Sel</sub> = 4, DCO = 3, MOD = 0 | V <sub>CC</sub> = 3 V/5 V |  | 2.8 | 6   | μs   |

#### JTAG/programming

|                   | PARAMETER                    | TEST CONDITIONS                                                                             | MIN                         | NOM | MAX  | UNIT |       |
|-------------------|------------------------------|---------------------------------------------------------------------------------------------|-----------------------------|-----|------|------|-------|
| franc             | JTAG/Test                    | TCK frequency                                                                               | VCC = 3 V                   | dc  |      | 5    | MHz   |
| f(TCK)            | JTAG/Test                    | TCK frequency                                                                               | V <sub>CC</sub> = 5 V       | dc  |      | 10   | IVITZ |
|                   |                              | Fuse blow voltage, C versions (see Note 14)                                                 | $V_{CC} = 3 \text{ V/ 5 V}$ | 5.5 |      | 6    |       |
| V <sub>(FB)</sub> | JTAG/Fuse (see Note 13)      | Fuse blow voltage, E/P versions (see Note 14)                                               | V <sub>CC</sub> = 3 V/ 5 V  | 11  |      | 12   | V     |
| I <sub>(FB)</sub> |                              | Supply current on Test/VPP during fuse is blow                                              |                             |     | 100  | mA   |       |
| t(FB)             |                              | Time to blow the fuse                                                                       |                             |     | 1    | ms   |       |
| V <sub>(PP)</sub> |                              | Programming Voltage, applied to Test/VPP                                                    | V <sub>CC</sub> = 3 V/5 V   | 11  | 11.5 | 12   | V     |
| I(PP)             |                              | Current from programming voltage source                                                     | V <sub>CC</sub> = 3 V/5 V   |     |      | 70   | mA    |
| t(pps)            |                              | Programming time, single pulse                                                              | V <sub>CC</sub> = 3 V/5 V   | 5   |      |      | ms    |
| t(ppf)            |                              | Programming time, fast algorithm                                                            | V <sub>CC</sub> = 3 V/5 V   |     | 100  |      |       |
| P <sub>(n)</sub>  | EPROM P- and E-versions only | Number of pulses for successful programming                                                 | V <sub>CC</sub> = 3 V/ 5 V  | 4   |      | 100  | μs    |
|                   |                              | Erase time wave length 2537 Å at 15 Ws/cm <sup>2</sup> (UV lamp of 12 mW/ cm <sup>2</sup> ) |                             |     |      |      | min   |
| t(erase)          |                              | Write/Erase cycles                                                                          |                             |     |      |      | ·     |
|                   |                              | Data retention Tj < 55°C                                                                    | 10                          |     |      | Year |       |

NOTES: 13. Once the JTAG fuse is blown no further access to the MSP430 JTAG/Test feature is possible. The JTAG block is switched to By-Pass mode.



<sup>14.</sup> The power source to blow the fuse is applied to Test/VPP pin during blowing the fuse.

## input/output schematic

## Port P1, P1.0 to P1.3, input/output with Schmitt-trigger



NOTE: x = Bit Identifier, 0 to 3 For Port P1

| PnSel.x | PnDIR.x | Dir. Control from module | PnOUT.x | Module X<br>OUT          | PnIN.x | Module X<br>IN     | PnIE.x | PnIFG.x | PnIES.x |
|---------|---------|--------------------------|---------|--------------------------|--------|--------------------|--------|---------|---------|
| P1Sel.0 | P1DIR.0 | P1DIR.0                  | P1OUT.0 | VSS                      | P1IN.0 | TACLK <sup>†</sup> | P1IE.0 | P1IFG.0 | P1IES.0 |
| P1Sel.1 | P1DIR.1 | P1DIR.1                  | P1OUT.1 | Out0 signal <sup>†</sup> | P1IN.1 | CCI0A†             | P1IE.1 | P1IFG.1 | P1IES.1 |
| P1Sel.2 | P1DIR.2 | P1DIR.2                  | P1OUT.2 | Out1 signal <sup>†</sup> | P1IN.2 | CCI1A†             | P1IE.2 | P1IFG.2 | P1IES.2 |
| P1Sel.3 | P1DIR.3 | P1DIR.3                  | P1OUT.3 | Out2 signal <sup>†</sup> | P1IN.3 | CCI2A <sup>†</sup> | P1IE.3 | P1IFG.3 | P1IES.3 |

<sup>†</sup> Signal from or to Timer\_A

NOTES: 15. Optional selection of pull-up or pull-down resistors with ROM (masked) versions.

<sup>16.</sup> Fuses for optional pull-up and pull-down resistors can only be programmed at the factory.

## Port P1, P1.4 to P1.7, input/output with Schmitt-trigger and in-system access features



| the | 0, 0 | mming activity a<br>in TDO/TDI is u<br>circuitry. | • | _ |
|-----|------|---------------------------------------------------|---|---|
|     |      |                                                   |   |   |

| PnSel.x | PnDIR.x | Dir. Control from module | PnOUT.x | Module X<br>OUT          | PnIN.x | Module X<br>IN | PnIE.x | PnIFG.x | PnIES.x |
|---------|---------|--------------------------|---------|--------------------------|--------|----------------|--------|---------|---------|
| P1Sel.4 | P1DIR.4 | P1DIR.4                  | P1OUT.4 | SMCLK                    | P1IN.4 | unused         | P1IE.4 | P1IFG.4 | P1IES.4 |
| P1Sel.5 | P1DIR.5 | P1DIR.5                  | P1OUT.5 | Out0 signal†             | P1IN.5 | unused         | P1IE.5 | P1IFG.5 | P1IES.5 |
| P1Sel.6 | P1DIR.6 | P1DIR.6                  | P1OUT.6 | Out1 signal <sup>†</sup> | P1IN.6 | unused         | P1IE.6 | P1IFG.6 | P1IES.6 |
| P1Sel.7 | P1DIR.7 | P1DIR.7                  | P1OUT.7 | Out2 signal†             | P1IN.7 | unused         | P1IE.7 | P1IFG.7 | P1IES.7 |

<sup>†</sup> Signal from or to Timer\_A

NOTES: 15. Optional selection of pull-up or pull-down resistors with ROM (masked) versions.

<sup>16.</sup> Fuses for optional pull-up and pull-down resistors can only be programmed at the factory.



## Port P2, P2.0 to P2.4, input/output with Schmitt-trigger



NOTE: x = Bit Identifier, 0 to 4 For Port P2

| PnSel.x | PnDIR.x | Dir. Control from module | PnOUT.x | Module X<br>OUT          | PnIN.x | Module X<br>IN     | PnIE.x | PnIFG.x | PnIES.x |
|---------|---------|--------------------------|---------|--------------------------|--------|--------------------|--------|---------|---------|
| P2Sel.0 | P2DIR.0 | P2DIR.0                  | P2OUT.0 | ACLK                     | P2IN.0 | unused             | P2IE.0 | P2IFG.0 | P1IES.0 |
| P2Sel.1 | P2DIR.1 | P2DIR.1                  | P2OUT.1 | VSS                      | P2IN.1 | INCLK†             | P2IE.1 | P2IFG.1 | P1IES.1 |
| P2Sel.2 | P2DIR.2 | P2DIR.2                  | P2OUT.2 | Out0 signal†             | P2IN.2 | CCI0B†             | P2IE.2 | P2IFG.2 | P1IES.2 |
| P2Sel.3 | P2DIR.3 | P2DIR.3                  | P2OUT.3 | Out1 signal <sup>†</sup> | P2IN.3 | CCI1B <sup>†</sup> | P2IE.3 | P2IFG.3 | P1IES.3 |
| P2Sel.4 | P2DIR.4 | P2DIR.4                  | P2OUT.4 | Out2 signal†             | P2IN.4 | unused             | P2IE.4 | P2IFG.4 | P1IES.4 |

<sup>†</sup> Signal from or to Timer\_A

NOTES: 15. Optional selection of pull-up or pull-down resistors with ROM (masked) versions.

<sup>16.</sup> Fuses for optional pull-up and pull-down resistors can only be programmed at the factory.

Port P2, P2.5, input/output with Schmitt-trigger and R<sub>OSC</sub> function for the Basic Clock module



NOTE: DCOR: Control Bit From Basic Clock Module if It Is Set, P2.5 Is Disconnected From P2.5 Pad

| PnSel.x | PnDIR.x | Dir. Control from module | PnOUT.x | Module X<br>OUT | PnIN.x | Module X<br>IN | PnIE.x | PnIFG.x | PnIES.x |
|---------|---------|--------------------------|---------|-----------------|--------|----------------|--------|---------|---------|
| P2Sel.5 | P2DIR.5 | P2DIR.5                  | P2OUT.5 | VSS             | P2IN.5 | unused         | P2IE.5 | P2IFG.5 | P2IES.5 |

NOTES: 15. Optional selection of pull-up or pull-down resistors with ROM (masked) versions.



<sup>16.</sup> Fuses for optional pull-up and pull-down resistors can only be programmed at the factory.

## Port P2, un-bonded bits P2.6 and P2.7



NOTE: x = Bit Identifier, 6 to 7 for Port P2 without external pins

| P2Sel.x | P2DIR.x | Dir. Control from module | P2OUT.x | Module X<br>OUT | P2IN.x | Module X<br>IN | P2IE.x | P2IFG.x | P2IES.x |
|---------|---------|--------------------------|---------|-----------------|--------|----------------|--------|---------|---------|
| P2Sel.6 | P2DIR.6 | P2DIR.6                  | P2OUT.6 | VSS             | P2IN.6 | unused         | P2IE.6 | P2IFG.6 | P2IES.6 |
| P2Sel.7 | P2DIR.7 | P2DIR.7                  | P2OUT.7 | VSS             | P2IN.7 | unused         | P2IE.7 | P2IFG.7 | P2IES.7 |

NOTE: A good use of the unbonded bits 6 and 7 of port P2 is to use the interrupt flags. The interrupt flags can not be influenced from any signal other than from software. They work then as soft interrupt.

#### **MECHANICAL DATA**

## DW (R-PDSO-G\*\*)

#### **16 PIN SHOWN**

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013



## PMS430E112 pin out



#### **MECHANICAL DATA**

## JL (R-GDIP-T20)

#### **CERAMIC DUAL-IN-LINE PACKAGE**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only
- E. Falls within MIL-STD-1835 GDIP1-T20



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated