# TPIC43T01 THREE-PHASE BRUSHLESS MOTOR RPM CONTROLLER

SLIS081A - DECEMBER 1997 - REVISED APRIL 1998

- Precision Phase Lock Loop Motor RPM Control With Embedded DSP Filter Algorithm for Loop Compensation
- EEPROM Registers for User Adjustment of PLL Loop Gain and DSP Filter Coefficients (Pole/Zero)
- Crystal Oscillator With EEPROM Adjustable Divide-By for Versatile PLL Timebase
- Standalone Operation With No Host Processor Needed
- RPM Lock Detection/Reporting (±5% Window)
- Stalled Motor Timer/Shutdown
- High-Side Current Limiting
- High-Side Over-Current Shutdown
- Differential Hall Effect Position Sensor Inputs/Decode Provide Commutation Control
- Differential Variable Reluctance Speed Sensor Inputs
- Gate Drive for Six External N-Channel Power FETs in Three Half-H Configuration
- Charge Pump to Develop High-Side Gate Drive Voltage
- 5 V Regulator Designed for 10 mA External Current
- 8 to 28 V Supply Voltage
- Small Outline Surface Mount Package

#### (TOP VIEW) IN2+ IN1-38 IN2- [ 2 IN1+ 37 IN3+ **∏** 3 **TEST** 36 IN3- **∏** 4 $\prod V_{PP}$ 35 **FGOUT** PHA 5 34 FGIN- ∏6 **UGA** 33 FGIN+ [] 7 ΠLGA 32 **|** UGB CLT 18 31 **∏** PHB 30 RT **1** 10 LGB 29 OSC2 1 11 **TLGC** 28 OSC1 [] 12 27 TUGC 26 | PHC V<sub>DD</sub> [] 13 FGSOUT [] 14 25 SENSE GND **1** 15 24 ∏CP2 LD [] 16 ∏CP1 23 FSEL **1** 17 V<sub>CP</sub> 22 PGND S/S | 18 21 F/R **1** 19 20 $V_{CC}$

DA PACKAGE

#### description

The TPIC43T01 is a monolithic motor control integrated circuit designed to provide RPM control to a 3-phase brushless DC motor. The device provides two analog sensor input ports which include a speed sensor interface and a Hall Effect position interface. The speed feedback interface consists of an FG amplifier to receive an external sinusoidal signal from a variable reluctance pickup and convert it to a digital speed signal for the control circuit. When the motor speed is outside of a  $\pm 5\%$  window of the reference signal, an out-of-lock condition is declared. The Hall Effect sensor input section receives low-level differential voltages from external naked Hall elements and converts them to digital position reference signals for the control circuit for commutation control.

The core of the control circuit implements a digital signal processing algorithm consisting of a digital integrator and filter with user adjustable parameters to optimize the closed loop performance of the control system. The device contains an internal EEPROM to set integrator gain and digital filter coefficients. In addition, Texas Instruments provides a PC based Windows<sup>™</sup> compatible software package to input the motor and system characteristics and convert them to control parameters for the TPIC43T01. The software generates a JEDEC compatible file to program the device through a third party device programmer.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Windows is a trademark of Microsoft Corporation.



# TPIC43T01 THREE-PHASE BRUSHLESS MOTOR RPM CONTROLLER

SLIS081A - DECEMBER 1997 - REVISED APRIL 1998

# description (continued)

The TPIC43T01 provides pre-drive outputs to control six external N-channel FET switches connected in a 3-half H-bridge configuration to drive a 3-phase DC motor. A companion TI Power+ Arrays™ device is available, the TPIC1310 3-half H-bridge power array, to provide up to 2.5 A motor drive capability. The TPIC1310 is a monolithic gate protected DMOS power array available in the TI 15-pin PowerFLEX™ power package. The TPIC43T01 gate drive outputs are designed to also drive discrete N-channel power FETs.

The TPIC43T01 provides on-board supervisory and shutdown logic to protect the device and motor from fault conditions. Oscillators, charge pump, and voltage regulators have been integrated into the TPIC43T01 to minimize the number of external discrete components required to support the motor system.

Power+ Arrays and PowerFLEX is a trademark of Texas Instruments Incorporated.





# **Terminal Functions**

| TEI             | RMINAL |     |                                                                                            |
|-----------------|--------|-----|--------------------------------------------------------------------------------------------|
| NAME            | NO.    | I/O | DESCRIPTION                                                                                |
| CLT             | 8      | I   | Capacitor lock timer. CLT is a timing capacitor for the lock detect timer oscillator.      |
| CP1             | 23     | 0   | Charge pump. CP1 is the switched capacitor output number 1.                                |
| CP2             | 24     | 0   | Charge pump. CP2 is the switched capacitor output number 2.                                |
| СТ              | 9      | I   | Timing capacitor. CT is the timing capacitor for the filter oscillator.                    |
| F/R             | 19     | I   | Forward/Reverse. F/R is the forward/reverse direction data input.                          |
| FGIN-           | 6      | I   | FGIN – is a inverting amplifier input.                                                     |
| FGIN+           | 7      | 0   | FGIN+ is a non-inverting amplifier input.                                                  |
| FGOUT           | 5      | 0   | FGOUT is a amplifier output.                                                               |
| FGSOUT          | 14     | 0   | FGSOUT is a buffered FGS comparator output.                                                |
| FSEL            | 17     | ı   | Frequency select. FSEL is a frequency select input.                                        |
| GND             | 15     |     | Ground                                                                                     |
| IN1-            | 38     | I   | Hall amplifier 1 inverting input                                                           |
| IN1+            | 37     | I   | Hall amplifier 1 non-inverting input                                                       |
| IN2-            | 2      | ı   | Hall amplifier 2 inverting input                                                           |
| IN2+            | 1      | ı   | Hall amplifier 2 non-inverting input                                                       |
| IN3-            | 4      | ı   | Hall amplifier 3 inverting input                                                           |
| IN3+            | 3      | ı   | Hall amplifier 3 non-inverting input                                                       |
| LD              | 16     | 0   | Lock Detect. LD is an active low, open-drain output.                                       |
| LGA             | 32     | ı   | Lower gate drive A                                                                         |
| LGB             | 29     | I   | Lower gate drive B                                                                         |
| LGC             | 28     | I   | Lower gate drive C                                                                         |
| OSC1            | 12     | ı   | Crystal oscillator input 1. OSC1 is an external OSC input.                                 |
| OSC2            | 11     | ı   | Crystal oscillator input 2. OSC2 is an external OSC input.                                 |
| PGND            | 21     |     | PGND is the lower gate drive turn-off circuitry GND return.                                |
| PHA             | 34     | ı   | Phase A return                                                                             |
| PHB             | 30     | I   | Phase B return                                                                             |
| PHC             | 26     | I   | Phase C return                                                                             |
| RT              | 10     | 0   | RT is the charge/discharge current setting resistor for filter and lock timer oscillators. |
| S/S             | 18     | ı   | Stop/Start. S/S = low to start.                                                            |
| SENSE           | 25     | ı   | Current limit sense. SENSE is the high-side current limit sense input.                     |
| TEST            | 36     | ı   | Test enable                                                                                |
| UGA             | 33     | ı   | Upper gate drive A                                                                         |
| UGB             | 31     | ı   | Upper gate drive B                                                                         |
| UGC             | 27     | ı   | Upper gate drive C                                                                         |
| Vcc             | 20     | ı   | Supply voltage                                                                             |
| VCP             | 22     | 0   | Charge-pump voltage source. VCP requires a storage capacitor.                              |
| V <sub>DD</sub> | 13     | 0   | 5 V Supply output                                                                          |
| V <sub>PP</sub> | 35     | I   | EEPROM programming voltage input                                                           |



# absolute maximum ratings over the recommended operating case temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> (see Note 1)                                      | 8 V to 30 V            |
|-----------------------------------------------------------------------------------------|------------------------|
| Motor drive voltage, V <sub>(motor)</sub>                                               | 30 V                   |
| Charge pump output voltage, V <sub>CP(max)</sub> , (V <sub>CP</sub> – V <sub>CC</sub> ) | V <sub>CC</sub> + 20 V |
| Operating virtual junction temperature range, T <sub>J</sub>                            | 0°C to 150°C           |
| Thermal resistance, junction to ambient, $R_{\theta JA}$                                | 121°C/W                |
| Storage temperature range, T <sub>stq</sub>                                             | −65°C to 150°C         |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                            |                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# recommended operating conditions

|                                             | MIN | TYP | MAX | UNIT |
|---------------------------------------------|-----|-----|-----|------|
| Supply voltage, V <sub>CC</sub>             | 18  | 24  | 28  | V    |
| Extended supply voltage range, (see Note 1) | 8   |     | 18  | V    |
| Operating case temperature, T <sub>C</sub>  | 0   |     | 70  | °C   |

NOTE 1: The device will function, but may not meet all electrical specifications over this voltage range.

#### **EEPROM programming**

|                                                |               | MIN | TYP | MAX | UNIT |
|------------------------------------------------|---------------|-----|-----|-----|------|
| Vpp setup time, t <sub>SU</sub> (Vpp)          | See Figure 20 | 2   |     |     | μs   |
| Vpp pulse width duration, t <sub>W</sub> (Vpp) | See Figure 20 | 5   |     |     | ms   |
| Vpp rise time, t <sub>r</sub> (Vpp)            | See Figure 20 | 2   |     | 3   | ms   |
| Vpp fall time, t <sub>f</sub> (Vpp)            | See Figure 20 | 2   |     | 3   | ms   |

# electrical characteristics, $T_C = 25^{\circ}C$ , $V_{CC} = 24V$ (unless otherwise noted)

|      | PARAMETER                         | TEST CONDITIONS                                                | MIN | TYP | MAX | UNIT |
|------|-----------------------------------|----------------------------------------------------------------|-----|-----|-----|------|
|      | Vo - guinggest gurrent            | S/S low, $V_{CC} = 28 \text{ V}$ , $I_{(VCP)} = 2 \text{ mA}$  | 10  |     | 18  | A    |
| Iccd | V <sub>DD</sub> quiescent current | S/S high, $V_{CC} = 28 \text{ V}$ , $I_{(VCP)} = 0 \text{ mA}$ |     | 5   | 10  | mA   |

#### V<sub>DD</sub> undervoltage lockout

|                       | PARAMETER                                                          | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------------|--------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| V <sub>DD(uvlo)</sub> | V <sub>DD</sub> under-voltage lockout threshold voltage            |                 | 2.5 | 3.1 | 4   | V    |
| V <sub>hys</sub>      | V <sub>DD</sub> under-voltage lockout threshold voltage hysteresis |                 |     | 1.1 | ·   | V    |

#### 5 V regulator

|           | PARAMETER       | TEST CONDITIONS                        | MIN  | TYP | MAX  | UNIT |
|-----------|-----------------|----------------------------------------|------|-----|------|------|
| $V_{DD}$  | Output voltage  | $I_{O} = -10 \text{ mA}$               | 4.75 | 5   | 5.25 | V    |
| V(REGIN)  | Line regulation | V <sub>CC</sub> = 8 V to 28 V          |      | 0   | 50   | mV   |
| V(REGOUT) | Load regulation | $I_{O} = 0 \text{ to } -10 \text{ mA}$ |      | 20  | 100  | mV   |



NOTE 1: The device will function, but may not meet all electrical specifications over this voltage range.

# electrical characteristics, $T_C$ = 25°C, $V_{CC}$ = 24V (unless otherwise noted) (continued)

# charge pump

|                        | PARAMETER                        | TEST CONDITIONS                                                                                | MIN                  | TYP                   | MAX                  | UNIT |
|------------------------|----------------------------------|------------------------------------------------------------------------------------------------|----------------------|-----------------------|----------------------|------|
| VO(CP)                 | Output voltogo                   | $I_O = -1.5$ mA, $V_{CC} = 18$ V to 28 V, CP = 0.01 $\mu$ F, CS = 0.1 $\mu$ F, S/S = high      | V <sub>CC</sub> + 14 | V <sub>CC</sub> + 15  | V <sub>CC</sub> + 17 | V    |
|                        | Output voltage                   | $I_{O}$ = -1.5 mA, $V_{CC}$ = 8 V, CP = 0.01 $\mu$ F, CS = 0.1 $\mu$ F, S/S = high             |                      | V <sub>CC</sub> + 5.5 |                      | ٧    |
| V <sub>(CP-uvlo)</sub> | Under voltage lockout            | I <sub>O</sub> = -1.5 mA, V <sub>CC</sub> = 8 V to 28 V,<br>S/S = high (VCP forced externally) | V <sub>CC</sub> + 5  | V <sub>CC</sub> + 6   | V <sub>CC</sub> + 7  | V    |
| V <sub>hys</sub> (CP)  | Under voltage lockout hysteresis | I <sub>O</sub> = -1.5 mA, V <sub>CC</sub> = 8 V to 28 V,<br>S/S = high (VCP forced externally) |                      | 0.6                   | ·                    | V    |

# FG signal conditioning

|                          | PARAMETER                             | TEST CONDITIONS                              | MIN                     | TYP                     | MAX   | UNIT |
|--------------------------|---------------------------------------|----------------------------------------------|-------------------------|-------------------------|-------|------|
| V <sub>IO(FG)</sub>      | Amplifier input offset voltage        | Measured at FGOUT                            |                         | 0.5                     | ±7    | mV   |
| I <sub>IB</sub> (FG)     | Amplifier input bias current          | Measured at FGIN-                            |                         | 0.02                    | ±1    | μΑ   |
| VOH(FG)                  | Amplifier high level output voltage   | $I_{(FG)} = -200 \mu A,$<br>$I_{DD} = 0$     | V <sub>DD</sub> -500 mV | V <sub>DD</sub> -350 mV |       | V    |
| V <sub>OL(FG)</sub>      | Amplifier low level output voltage    | $I_{(FG)} = 200 \mu\text{A}, I_{DD} = 0$     |                         | 100                     | 500   | mV   |
| A <sub>V</sub>           | Amplifier open-loop gain (see Note 2) |                                              | 45                      |                         |       | dB   |
| V(FGsens)                | FG input sensitivity (see Note 2)     | 100 x Gain, @2 kHz,                          | 3                       |                         |       | mV   |
| V(FGbias)                | FG bias voltage                       | $I_{FG} = 0 \mu A, I_{DD} = 0$               | 2.375                   | 2.5                     | 2.625 | V    |
| V <sub>IT+</sub> (FGOUT) | FG comparator positive threshold      | FGOUT with respect to V(FGIN+), see Figure 8 | 215                     | 250                     | 285   | mV   |
| VIO(FGOUT)               | FG comparator offset voltage          | FGOUT with respect to V(FGIN+), see Figure 8 |                         | 0.8                     | ±7    | mV   |
| VOL(FGSOUT)              | FGSOUT open drain saturation voltage  | I <sub>O</sub> = 2 mA                        |                         | 0.4                     | 0.7   | V    |
| Ilkg(FGSOUT)             | FGSOUT leakage current                | V <sub>O</sub> = 5 V                         |                         | 0.08                    | 10    | μΑ   |

NOTE 2: Design target only. Not tested in production.

# Hall sensor signal conditioning

|                       | PARAMETER                                    | TEST CONDITIONS                                                                      | MIN | TYP | MAX | UNIT |
|-----------------------|----------------------------------------------|--------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>IB</sub> (HL)  | Input bias current (see Note 2)              |                                                                                      |     |     | ±4  | μΑ   |
| VICR(HL)              | Common-mode input voltage range (see Note 3) |                                                                                      | 1.5 |     | 3.5 | V    |
| V <sub>IT+(HL)</sub>  | Input positive threshold voltage             | With respect to $V_{(CM)}$ , 1.5 k $\Omega$ in series with both inputs, see Figure 9 | 4   | 8   | 12  | mV   |
| V <sub>IT</sub> –(HL) | Input negative threshold voltage             | With respect to $V_{CM}$ , 1.5 k $\Omega$ in series with both inputs, see Figure 9   | -4  | -8  | -12 | mV   |

NOTES: 2. Design target only. Not tested in production.

3. Not measured, forced during testing.

# FG reference crystal oscillator

|            | PARAMETER                               | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------|-----------------------------------------|-----------------|-----|-----|-----|------|
| VIT+(OSC1) | OSC1 input upper threshold (see Note 3) |                 | 2.7 |     |     | V    |
| VIT-(OSC1) | OSC1 input lower threshold (see Note 3) |                 |     |     | 1   | V    |

NOTES: 3. Not measured, forced during testing.



# electrical characteristics, $T_C = 25^{\circ}C$ , $V_{CC} = 24V$ (unless otherwise noted) (continued)

# digital filter $f_{(s)}$ RC oscillator

|                      | PARAMETER                   | TEST CONDITIONS                                        | MIN                   | TYP                 | MAX                   | UNIT |
|----------------------|-----------------------------|--------------------------------------------------------|-----------------------|---------------------|-----------------------|------|
| V <sub>ref(RT)</sub> | RT reference voltage        | $I_{(RT)} = -160 \mu\text{A}$                          | 0.19 V <sub>DD</sub>  | 0.2 V <sub>DD</sub> | 0.21 V <sub>DD</sub>  | V    |
| V <sub>IT+(CT)</sub> | CT upper threshold voltage  |                                                        |                       | 0.7 V <sub>DD</sub> |                       | V    |
| VIT-(CT)             | CT lower threshold voltage  |                                                        |                       | 0.3 V <sub>DD</sub> |                       | V    |
| V <sub>(CT)</sub>    | CT amplitude                |                                                        | 1.9                   | 2                   | 2.1                   | V    |
| I <sub>(CT)</sub>    | CT charge/discharge current | Measured @ V <sub>IT+(CT)</sub> & V <sub>IT-(CT)</sub> | 1.8 I <sub>(RT)</sub> | ±2 I(RT)            | 2.2 I <sub>(RT)</sub> | Α    |

#### lock detection timer

|           | PARAMETER                    | TEST CONDITIONS                                             | MIN                   | TYP                 | MAX                   | UNIT |
|-----------|------------------------------|-------------------------------------------------------------|-----------------------|---------------------|-----------------------|------|
| VIT+(CLT) | CLT upper threshold voltage  |                                                             |                       | 0.7 V <sub>DD</sub> |                       | V    |
| VIT-(CLT) | CLT lower threshold voltage  |                                                             |                       | 0.3 V <sub>DD</sub> |                       | V    |
| V(CLT)    | CLT amplitude                |                                                             | 1.9                   | 2                   | 2.1                   | V    |
| I(CLT)    | CLT charge/discharge current | Measured @ V <sub>IT</sub> + (CLT) & V <sub>IT</sub> -(CLT) | 1.9 I <sub>(RT)</sub> | ±2 I(RT)            | 2.3 I <sub>(RT)</sub> | А    |

# high side gate drive

|                        | PARAMETER                 | TEST CONDITIONS                                                                                                                | MIN | TYP  | MAX | UNIT |
|------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| VC                     | Clamp voltage             | UGX to PHX, $I_{(UGX)} = -100 \mu A$                                                                                           | 14  | 16   | 19  | V    |
| V <sub>DS(UGX)</sub>   | Source voltage drop       | $I_{(UGX)} = -10 \text{ mA},$ $VCP = V_{CC} + 17 \text{ V},$ Measure $VCP - V_{(UGX)},$ $V_{CC} = 18 \text{ V}$                |     | 1    | 1.2 | V    |
| Vsink <sub>(UGX)</sub> | Sink voltage drop @10 mA  | I <sub>(UGX)</sub> =10 mA, V <sub>(PHx)</sub> = 0,<br>Measure V <sub>(UGX)</sub> – V <sub>(PHx)</sub> , V <sub>CC</sub> = 18 V |     | 1.8  | 2   | V    |
| Vsink <sub>(UGX)</sub> | Sink voltage drop @100 uA | I <sub>(UGX)</sub> =10 mA, V <sub>(PHx)</sub> = 0,<br>Measure V <sub>(UGX)</sub> – V <sub>(PHx)</sub> , V <sub>CC</sub> = 18 V |     | 0.56 | 0.7 | V    |

# low side gate drive

|                          | PARAMETER                   | TEST CONDITIONS                                                             | MIN | TYP  | MAX | UNIT |
|--------------------------|-----------------------------|-----------------------------------------------------------------------------|-----|------|-----|------|
| V- ()                    | High level output voltage   | $V_{CC} = 18 \text{ to } 28 \text{ V}, \qquad I_{(LGX)} = 0$                | 14  | 16   | 19  | V    |
| VO(REG15)                | nigiri lever output voitage | $V_{CC} = 8 \text{ to } 18 \text{ V}, \qquad I_{(LGX)} = 0$                 | 7.9 | 8    | 18  | V    |
| V <sub>source(LGX)</sub> | Source voltage              | $I_{(LGX)} = -10$ mA, with respect to PGND,<br>$V_{CC} = 18$ V              | 12  | 14.5 |     | V    |
| VDS(LGX)                 | Sink voltage drop           | I <sub>(LGX)</sub> = 10 mA, with respect to PGND,<br>V <sub>CC</sub> = 18 V |     | 0.6  | 1   | V    |

### current limit control

|          | PARAMETER               | TEST CONDITIONS | MIN  | TYP | MAX  | UNIT |
|----------|-------------------------|-----------------|------|-----|------|------|
| VIT(lim) | Limit threshold voltage | VCC - V(SENSE)  | 0.46 | 0.5 | 0.54 | V    |

#### over-current shutdown control

| PARAMETER             |                             | TEST CONDITIONS |     | TYP | MAX | UNIT |
|-----------------------|-----------------------------|-----------------|-----|-----|-----|------|
| V <sub>IT(ocsd)</sub> | Detection threshold voltage | VCC - V(SENSE)  | 0.9 | 1   | 1.1 | V    |

# **EEPROM programming**

|                    | PARAMETER                           | TEST CONDITIONS       | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------|-----------------------|-----|-----|-----|------|
| V <sub>PP</sub>    | Vpp programming voltage             |                       | 12  | 13  | 15  | V    |
| R <sub>(VPP)</sub> | V <sub>PP</sub> pulldown resistance | V <sub>PP</sub> = 1 V | 15  | 23  | 35  | kΩ   |



# TPIC43T01 THREE-PHASE BRUSHLESS MOTOR RPM CONTROLLER

SLIS081A - DECEMBER 1997 - REVISED APRIL 1998

# electrical characteristics, $T_C$ = 25°C, $V_{CC}$ = 24V (unless otherwise noted) (continued)

# digital input pins

|                       | PARAMETER                                | TEST CONDITIONS                 | MIN  | TYP | MAX | UNIT |
|-----------------------|------------------------------------------|---------------------------------|------|-----|-----|------|
| VIH                   | Digital input high level input voltage   | Interface from 3.3 V controller | 2.2  |     |     | V    |
| V <sub>IL</sub>       | Digital input low level input voltage    | Interface from 3.3 V controller |      |     | 1.1 | V    |
| I <sub>(pullup)</sub> | Digital input pull up current, S/S, FSEL | V <sub>IN</sub> = 2.2 V         | -9   | -14 | -18 | μΑ   |
| I <sub>(F/R)</sub>    | Digital input pull down current, F/R     | V <sub>IN</sub> = 1.1 V         | 17.5 | 27  | 35  | μΑ   |
| I <sub>(TEST)</sub>   | TEST input pull down current             | V <sub>IN</sub> = 1.1 V         | 130  | 200 | 250 | μΑ   |

# switching characteristics, $T_C = 25^{\circ}C$ , $V_{CC} = 24 \text{ V}$

# charge pump

|       | PARAMETER            | TEST CONDITIONS             | MIN | TYP | MAX | UNIT |
|-------|----------------------|-----------------------------|-----|-----|-----|------|
| 4     | Custoking from Long. |                             |     | 180 |     | kHz  |
| f(CP) | Switching frequency  | $T_C = 0$ to $70^{\circ}$ C | 140 |     | 220 | kHz  |

#### FG signal conditioning

|    | PARAMETER                   | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----|-----------------------------|-----------------|-----|-----|-----|------|
| BW | Gain bandwidth (see Note 2) |                 |     | 200 |     | kHz  |

NOTE 2. Design target only. Not tested in production.

#### FG reference crystal oscillator

|         | PARAMETER                            | TEST CONDITIONS                                             | MIN | TYP  | MAX | UNIT |
|---------|--------------------------------------|-------------------------------------------------------------|-----|------|-----|------|
| f(OSC)  | Crystal frequency range (see Note 2) |                                                             | 5   | 6.87 | 10  | MHz  |
| f(OSC1) | OSC1 frequency range                 | OSC1 driven externally, see FG Reference Oscillator section | 1   |      | 10  | MHz  |

NOTE 2. Design target only. Not tested in production.

#### **PWM** control

| 1 11111 0011 |                              |                             |     |      |     |      |
|--------------|------------------------------|-----------------------------|-----|------|-----|------|
|              | PARAMETER                    | TEST CONDITIONS             | MIN | TYP  | MAX | UNIT |
| f(PWM)       | DW/M fraguancy               |                             |     | 22.7 |     | kHz  |
|              | PWM frequency                | $T_C = 0$ to $70^{\circ}$ C | 18  |      | 27  | KHZ  |
| t(DT)        | Gate drive dead time control | See Figure 3                | 1   |      | 3.2 | μs   |

# digital filter f(s) RC oscillator

| PARAMETER |                                   | TEST CONDITIONS | MIN                  | TYP | MAX | UNIT |
|-----------|-----------------------------------|-----------------|----------------------|-----|-----|------|
| f(CT)     | Oscillator frequency (see Note 2) |                 | 1/(2 × RT × CT) ±10% |     | Hz  |      |

NOTE 2. Design target only. Not tested in production.

#### lock detection timer

| PARAMETER                                    |  | TEST CONDITIONS | MIN | TYP                                | MAX | UNIT |
|----------------------------------------------|--|-----------------|-----|------------------------------------|-----|------|
| f(CLT) CLT oscillator frequency (see Note 2) |  |                 |     | $1/(2\times RT\times CLT)\pm 10\%$ |     | Hz   |

NOTE 2. Design target only. Not tested in production.

### lock detection

| PARAMETER |                       | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------|-----------------------|-----------------|-----|-----|-----|------|
| LDERR†    | Lock detect threshold |                 |     | ±5  |     | %    |

<sup>†</sup> Non JEDEC symbol.



# switching characteristics, $T_C = 25^{\circ}C$ , $V_{CC} = 24 \text{ V}$ (continued)

#### current limit control

| PARAMETER |                         | TEST CONDITIONS                                    | MIN | TYP | MAX | UNIT |
|-----------|-------------------------|----------------------------------------------------|-----|-----|-----|------|
| t(DG)     | De-glitch blanking time | $V(SENSE) - V_L \ge 100 \text{ mV}$ , see Figure 1 | 0.5 | 3.7 | 6.5 | μs   |

#### over-current shutdown control

| PARAMETER             |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------------|--|-----------------|-----|-----|-----|------|
| t(OCSD) Response time |  | See Figure 2    | 0.5 | 1.5 | 2.5 | μs   |



Figure 1. Current Limit De-glitch Blanking Time



Figure 2. Over-Current Shutdown Response Time



Figure 3. Gate Drive Deadtime

# voltage regulator

The TPIC43T01 receives an 8 to 28 V supply voltage at the  $V_{CC}$  pin and generates an internal 5 V,  $V_{DD}$ , supply for the internal analog and digital logic. An external terminal for  $V_{DD}$  is provided for a required external 1  $\mu$ F compensation capacitor. The regulator can also supply up to 10 mA current from the  $V_{DD}$  pin to external circuitry.

#### oscillators

#### internal oscillator

The device generates an internal 5.8 MHz clock to supply a frequency input to internal control blocks as presented in Figure 4. No external components are required.



Figure 4. 5.8MHz Internal Oscillator Fanout

#### FG reference oscillator

The FG reference oscillator provides a clock to the FG frequency control section of the device. The oscillator requires an external 5 to 10 MHz crystal to select the primary frequency. The user can alternatively input a 1 to 10 MHz signal from a signal generator to the OSC1 input to replace the external crystal. Two EEPROM bits allow programming four different crystal oscillator divide-by values for controlling the FG reference frequency. The FSEL pin provides an additional divide-by-2 for on-the-fly FG frequency (RPM) selection. Table 1 shows the divide-by count and resulting FG reference frequency based on the two EEPROM bits (address 1, bits 0–1) and the FSEL pin input level.



**Table 1. FG Reference Frequency** 

| EEPROM EEPROM |               | FSEL PRE-DIVIDER |           | TOTAL f <sub>(osc)</sub><br>DIVIDE-BY | FG f <sub>(ref)</sub> @f <sub>(osc)</sub> |       |        |
|---------------|---------------|------------------|-----------|---------------------------------------|-------------------------------------------|-------|--------|
| ADDR 1, BIT 1 | ADDR 1, BIT 0 | INPUT            | DIVIDE BY | DIVIDE-BY '                           | 1 MHZ                                     | 5 MHZ | 10 MHZ |
| 0             | 0             | 1                | 3         | 3072                                  | 326                                       | 1628  | 3256   |
| 0             | 0             | 0                | 6         | 6144                                  | 163                                       | 814   | 1628   |
| 0             | 1             | 1                | 4         | 4096                                  | 244                                       | 1221  | 2441   |
| 0             | 1             | 0                | 8         | 8192                                  | 122                                       | 610   | 1221   |
| 1             | 0             | 1                | 6         | 6144                                  | 163                                       | 814   | 1628   |
| 1             | 0             | 0                | 12        | 12,288                                | 81                                        | 407   | 814    |
| 1             | 1             | 1                | 8         | 8192†                                 | 122                                       | 610   | 1221   |
| 1             | 1             | 0                | 16        | 16,384†                               | 61                                        | 305   | 610    |

<sup>†</sup>equals default value

# sampling frequency for the digital filter, f(s), oscillator

An external resistor (RT) and capacitor (CT) must be connected from the respective RT and CT terminals to GND to set the sampling frequency for the digital filter. Charge/discharge current at terminal CT will nominally be  $\pm 2 \times (1 \text{V/RT})$ . Nominal period is determined by the formula:  $T_{\text{(CT)}} = 2 \times \text{RT} \times \text{CT}$  (see Figure 5).



Figure 5. Digital Filter Sampling Clock Generation

#### lock timer oscillator/counter

Overall lock timer functionality is implemented by the combination of the oscillator and counter. The lock timer oscillator is identical to the sampling frequency oscillator. The external resistor (RT) is used as the current setting reference for both blocks. An external capacitor must be connected from the CLT terminal to GND to set the period,  $T_{(CLT)}$ , of the lock timer oscillator. The nominal period is determined by the formula:  $T_{CLT} = 2 \times RT \times CLT$ . When an out-of-lock signal is generated by the Lock Detect block (see lock detect section), the lock timer counter will count at the frequency of the lock timer oscillator. Should the out-of-lock signal remain for the duration of the counter completing 1023 counts, a lock timer time-out signal will then be generated which the shutdown logic block will respond (see shutdown section). The lock timer time-out is thus set by  $T_{CLT} \times 1023$ .

#### power-up clear

An under-voltage lockout and power-up clear are provided to ensure FET drive outputs are set to a known state during power-up. The device is held in a CLEAR state until the following three conditions are met:

- 1. V<sub>DD</sub> > V<sub>DD(uvlo)</sub>, after which a power-up clear (PUC) time will begin.
- 2. The PUC timer counts 3 cycles of internal 20 kHz signal (internal 5.8 MHz  $\div$  255), or  $\cong$  132  $\mu s$ .
- 3. The charge pump voltage,  $V_{(CP)}$ , has charged to at least  $V_{CC}$  + 5 V.

#### shutdown

The scheme for shutdown includes monitoring two conditions and latching the device in a CLEAR state should an abnormal condition occur. Once shutdown is latched, the S/S input must be cycled high then low, or power cycled OFF then ON to release shutdown and resume normal operation. If an abnormal condition still exists after the S/S pin has been cycled, the device will relatch shutdown. A 1 on either S/S or  $V_{DD}$  pins will clear the lock timer. A  $V_{DD}$  under-voltage-lockout detect will force a global clear. (See Table 2 and Figure 6).

**Table 2. Shutdown Conditions** 

| LATCHED SHUTI<br>CONDITION        |                     | UNLATCHED SH                   | S/S                                     | INTERNAL<br>CLR | LT<br>LTCLR | GATE<br>OUTPUTS |          |
|-----------------------------------|---------------------|--------------------------------|-----------------------------------------|-----------------|-------------|-----------------|----------|
| OCSD                              | LT                  | CP UV                          | V <sub>DD</sub> UVLO                    | INPUT           | OLIK        | LICER           | 0011 013 |
| Х                                 | Х                   | X                              | X                                       | Н               | 0           | 0               | 0        |
| Х                                 | Х                   | X                              | V <sub>DD</sub> < V <sub>DD(uvlo)</sub> | Х               | 0           | 0               | 0        |
| V(SENSE) < V(OCSD)                | Out of Lock < t(LT) | VO(CP) > V(CPUV)               | $V_{DD} > V_{DD(uvlo)} + 3 counts$      | H↓L             | 1           | 1               | 1        |
| Х                                 | Х                   | VCP < V(CPUV)<br>for > $t(DG)$ | Х                                       | Х               | Х           | Х               | 0        |
| V(SENSE) > V(OCSD)<br>for > t(DG) | Х                   | Х                              | Х                                       | Х               | Х           | Х               | 0        |
| Х                                 | Out of Lock > t(LT) | Х                              | Х                                       | L               | Х           | 1               | 0        |





Figure 6. Shutdown Logic Block Diagram

#### FG amplifier

The FG amplifier amplifies the AC signal from the FG variable-reluctance pickup and converts it to a digital signal for internal use in the FG frequency control loop (see Figure 7). Figure 8 illustrates the generation of the FGSOUT signal in the FG amplifier section. Two comparators driving an RS latch are used with the upper comparator threshold (taken from the 5 V  $V_{DD}$  band-gap buffer circuit feedback resistor string), while the lower comparator threshold is connected to the FG bias voltage. This provides controlled hysteresis above the FGIN+ amplifier input reference voltage and zero-crossing detection at the input reference voltage.



Figure 7. FG Signal Conditioning Schematic



Figure 8. FG Signal Conditioning Block Waveforms

#### lock detect

The lock detect circuit monitors FGSOUT and flags when it is within  $\pm 5\%$  of  $f_{(ref)}$ . The circuit counts the number of FG reference clocks which occur between the rising edges of FGSOUT to determine whether motor speed has reached the locking range. When a lock occurs, the LD terminal transitions low. When the FGSOUT frequency is not within the  $\pm 5\%$  of  $f_{(ref)}$  window, an internal "out-of-lock" signal is generated for the lock timer block (see *lock timer* section).

#### Hall signal conditioning

The Hall signal conditioning block receives the low-level differential voltage from naked Hall elements and implements symmetric threshold detection and hysteresis for noise rejection. The circuit has nominal input voltage thresholds of  $\pm 7$  mV at the INx+ pin with respect to the INx- pin. The common-mode input voltage range is 1.5 V to 3.5 V (see Figure 9).



Figure 9. Hall Signal Conditioning Waveforms



#### rotor position sensing/commutation control

To electronically commutate the three phases, the state of the three Hall-effect sensors is decoded to drive the correct phases based on desired motor rotational direction and rotor position. This is accomplished by decoding the Hall sensor gray-code with the F/R input condition as described in Table 3. If all three Hall inputs are detected as identical states, this is an illegal condition and the device turns all outputs OFF.

COMMUTATION F/R = LOWF/R = HIGH PHASE A **PHASE B** PHASE C STEP **UPPER** UPPER IN1 IN2 IN3 IN1 IN2 IN3 **LOWER UPPER LOWER LOWER** PWM Α ı Н Н Н Note 4 ON L L PWM В L Н Н Н L L Note 4 ON С **PWM** L Н L Η L Н Note 4 ON Н L L L Н ON D Н **PWM** Note 4 Ε Н L L Н Н **PWM** Note 4 L ON F Н L Н L Н L ON **PWM** Note 4 Illegal L L L L L L all OFF Illegal Н Н Н Н Н Н all OFF

Table 3. Hall Position Sensor Input Gray-Code Logic

NOTE 4: For the Half-H in which GUx is being switched by PWM, the complimentary LGx can be EEPROM programmed by a single bit to enable or disable synchronous rectification during t<sub>(OFF)</sub> of each PWM cycle. This allows configuration of the device for applications where synchronous rectification can or cannot be used.

### digital PWM operation

In Table 3, the term PWM represents the pulse-width-modulation duty-cycle. PWM switching is implemented with the upper gate drive such that recirculation occurs in the lower external FET during the OFF portion of each period. Coast mode is enabled or disabled using EEPROM address 0, bit 4. Synchronous rectification mode is enabled or disabled using EEPROM address 0, bit 3.

An 8-bit digital PWM circuit uses an internal 5.8 Mhz oscillator as an input frequency. Each PWM period is defined by 255 ( $2^8$  –1) intervals where the number of ON intervals is controlled by the value of an 8-bit binary input word from the digital filter output. The PWM generator is implemented such that duty-cycle is:

Dutycycle = 
$$\frac{n}{(2^8 - 1)}$$
 =  $\frac{n}{255}$ 

where:

n = decimal equivalent of the 8-bit binary input word

# coast mode, (EEPROM address 0, bit 4, default = H)

When coast function is enabled (EEPROM address 0, bit 4 = H), the device uses a special mode to control speed of the motor when it exceeds the selected reference speed. Referring to Figure 10, when FGSOUT frequency exceeds  $f_{(ref)}$  by 5%, resulting in a loss of lock detect, the high-side FET gate drives (UGx) are disabled and the low-side FET drives (LGx) continue to sequence as per the commutation table. This will continue until FGSOUT frequency drops below  $f_{(ref)}$ , which re-enables the high-side gate drives. The coast mode will override synchronous rectification mode if both are enabled (see following) after the FSGOUT signal exceeds  $f_{(ref)}$ .



Figure 10. Coast Mode Operation

#### synchronous rectification mode (EEPROM address 0, bit 3, default = H)

With synchronous rectification enabled (EEPROM address 0, bit 3 = H), the complimentary LGx of the phase being pulse-width-modulated will turn ON inversely to UGx during each PWM cycle. This provides a low resistance path through the low-side FET, operating in inverse, for recirculating inductive current of the motor winding. This technique improves drive efficiency over allowing the inductive energy to recirculate through the FET's drain-body diode. Dead-time will be controlled in each half-H between upper to lower and lower to upper transitions to prevent high current conduction directly through the power FETs. During this dead-time, recirculation current, due to load inductance, will occur in the lower FET body diode. After dead-time, the complimentary LGx will be turned on, thus reducing power dissipation by using the lower FET in inverse to produce a lower voltage drop across r<sub>DS(ON)</sub> than would occur across V<sub>F</sub> of the FET drain-body diode (see Figure 11).



Figure 11. Synchronous Rectification/Coast Mode Operation

With synchronous rectification disabled (EEPROM address 0, bit 3 = L), the complimentary LGx will stay low during the OFF time of UGx, and inductive current will thus recirculate through the lower external FET drain-body diode for the duration of t<sub>(OFF)</sub>.



# digital integrator gain selections

In Table 4, EEPROM bits can be set for different clocking rates of the digital integrator. In effect, this allows for different integrator gain, thereby allowing the user to optimize loop performance (see Figure 12). The integrator circuit actually utilizes 14 bits with a 4-bit pre-integrator prior to the 10 bits which are output to the digital filter. This design increases resolution in the error detected by the speed discriminator while reducing the bit-count output to the digital filter.

| EEPROM<br>ADDR 0<br>BIT 2 | EEPROM<br>ADDR 0<br>BIT 1 | EEPROM<br>ADDR 0<br>BIT 0 | INTEGRATOR INPUT<br>FREQUENCY DIVIDE<br>DOWN | INTEGRATOR<br>GAIN ADJUST | TYPICAL INTEGRATOR INPUT FREQUENCY |
|---------------------------|---------------------------|---------------------------|----------------------------------------------|---------------------------|------------------------------------|
| 0                         | 0                         | 0                         | ÷ 1*                                         | 0 dB                      | 5.8 MHz                            |
| 0                         | 1                         | 0                         | ÷ 2                                          | −6 dB                     | 2.9 MHz                            |
| 0                         | 0                         | 1                         | ÷ 3                                          | −9.5 dB                   | 1.93 MHz                           |
| 1                         | 0                         | 0                         | ÷ 4                                          | −12 dB                    | 1.45 MHz                           |
| 0                         | 1                         | 1                         | ÷ 6                                          | −15.5 dB                  | 967 kHz                            |
| 1                         | 1                         | 0                         | ÷ 8                                          | -18 dB                    | 725 kHz                            |
| 1                         | 0                         | 1                         | ÷ 12                                         | −21.5 dB                  | 483 kHz                            |
| 1                         | 1                         | 1                         | ÷ 16                                         | −24 dB                    | 363 kHz                            |

**Table 4. Digital Integrator Gain Selection Table** 

<sup>\*</sup> Default setting for integrator clock.



Figure 12. Integrator Implementation

# digital filter coefficients

The two digital filter coefficients can be set by programming the EEPROM to select the pole and zero for the digital filter. The pole and zero values are directly proportional to the digital filter sample rate,  $T_{(s)}$ , and the filter gain is independent of  $T_{(s)}$ . The adjustment range of  $T_{(s)}$  is from 250  $\mu$ s to 1 ms (see Figure 13). The K1 lead coefficient value is stored in bits 2–7 of Address 1 as a BCD equivalent of the K1 coefficient. K1 has a range from 0 to 63, with a default setting of 28. See Table 5 for a typical range of pole and zero frequencies at  $T_{(s)} = 500 \ \mu$ s. The K2 coefficient value is stored in bits 5–7 of Address 0 (see Table 6 and Figure 14).

The gain of the digital filter is given by the equation:

$$OUT \ = \ \frac{IN \times [128 \times Z - K2] \times 0.25}{Z \text{--}K1/128}$$

where:

Z represents a delay of one period of the  $f_{(s)}$  sampling clock.

The scaling factor of 0.25 in the above equation accounts for the difference in word lengths in the integrator (10 bits), the filter (17 bits) and the PWM generator (8 bits).



Figure 13. Digital Filter System Diagram

Table 5. Filter Zero and Gain as a Function of K2, Ts = 500  $\mu$ s

| K2   | K1 = 14 (POLE = 704 Hz) |      | K1 = 28 (POI | K1 = 28 (POLE = 483 Hz) |           | LE = 263 Hz) |
|------|-------------------------|------|--------------|-------------------------|-----------|--------------|
| I NZ | ZERO (Hz)               | GAIN | ZERO (Hz)    | GAIN                    | ZERO (Hz) | GAIN         |
| 127  | 6.2                     | 0.28 | 4.8          | 0.32                    | 3.7       | 0.45         |
| 126  | 12.4                    | 0.28 | 9.7          | 0.32                    | 7.3       | 0.45         |
| 125  | 18.4                    | 0.42 | 14.5         | 0.48                    | 11        | 0.68         |
| 124  | 24.7                    | 0.28 | 19.3         | 0.32                    | 14.6      | 0.45         |
| 123  | 30.9                    | 0.35 | 24.2         | 0.4                     | 18.3      | 0.56         |
| 122  | 37.1                    | 0.42 | 29           | 0.48                    | 21.9      | 0.68         |
| 121  | 43.3                    | 0.25 | 33.9         | 0.28                    | 25.6      | 0.39         |
| 120  | 49.4                    | 0.28 | 38.7         | 0.32                    | 29.2      | 0.45         |

**Table 6. Digital Coefficient Truth Table** 

| EEPROM<br>ADDR 0<br>BIT 7 | EEPROM<br>ADDR 0<br>BIT 6 | EEPROM<br>ADDR 0<br>BIT 5 | K2<br>COEFFICIENT |
|---------------------------|---------------------------|---------------------------|-------------------|
| 0                         | 0                         | 0                         | 120               |
| 0                         | 0                         | 1                         | 121               |
| 0                         | 1                         | 0                         | 122               |
| 0                         | 1                         | 1                         | 123               |
| 1                         | 0                         | 0                         | 124*              |
| 1                         | 0                         | 1                         | 125               |
| 1                         | 1                         | 0                         | 126               |
| 1                         | 1                         | 1                         | 127               |

<sup>\*</sup> Default setting for the digital filter coefficient

#### **DIGITAL FILTER ZERO**



Figure 14.

#### FG watch-dog

The FG watch-dog monitors FGOUT output, allowing an internal timer to count until a transition in FGOUT occurs and clears the counter. Should timer time-out occur by reaching a count equivalent to 25 ms (512 counts of the PWM clock), two actions are taken: 1) speed discriminator UP error output is set to 100%; 2) lock detect is set and lock timer begins counting (see *lock timer oscillator/counter* section). These actions ensure the digital integrator counts up (increasing motor drive PWM) at startup of the system, or, if the FG signal is lost during operation and if no detection of an FG period of < 25 ms occurs for the duration of the lock timer, the IC will go into shutdown mode, disabling the motor drive (see *shutdown* section).

#### current limit/over-current shutdown

Referring to Figure 15, two comparators monitor the voltage drop across an external current sensing resistor,  $R_{(SENSE)}$ . The sensed voltage,  $V_{(SENSE)}$ , is then compared against two  $V_{CC}$  referred voltages,  $V_L$  and  $V_{(OCSD)}$ . When  $V_{(SENSE)}$  exceeds  $V_L$ , the ILIM comparator outputs a high level. When  $V_{(SENSE)}$  exceeds  $V_{(OCSD)}$ , the OCSD comparator also outputs a high level. The combination of these two comparator outputs is then used in conjunction with a de-glitch or blanking timer to discriminate between a high di/dt, short-duration current spike. This spike is commonly caused by reverse recover time ( $t_{rr}$ ) current at the start of each PWM cycle and a portion of the current waveform with lower di/dt. The lower di/dt is controlled by the L/R time constant of the motor winding (see Figure 16). A comparator is also used to detect over current conditions caused by a shorted-load or shorted phase-winding to GND (see Figure 17).



Figure 15. ILIMIT/OCSD Diagram



#### current limit/over-current shutdown (continued)

The de-glitch timer prevents the ILIM COMP high from being recognized unless it occurs for the duration of the timer, after which a high IDET level occurs. This IDET level is used to terminate, or latch off the upper gate drive being driven by PWM for the remainder of the PWM interval. This ILIM latch and de-glitch timer clears at the start of each new PWM cycle; thus, a cycle-by-cycle PWM controlled current limit is implemented.



Figure 16. Normal Motor Current Waveform with trr Spike at Start of PWM Cycle



Figure 17. Motor Current Waveform with Shorted Phase Winding or Shorted Phase to GND



#### **EEPROM registers**

There are two user configurable EEPROM bit registers accessible through the serial test interface when the device is configured in TEST Mode. This mode is enabled when the TEST pin is held high at 5 V. Once the device is placed in TEST Mode, either register can be programmed by transmitting a 16-bit word. The first three bits of this transmission are the address and R/W for the register the user wishes to modify. The next five bits must be held low, and the remaining eight bits are configuration bits. Each register must be programmed independently, i.e. once the register value is written, the V<sub>PP</sub> pin must immediately be taken to 13.5 V in the manner described in the *EEPROM Programming* section. The two EEPROM registers are summarized in Table 7. A detailed definition outlining the function of each bit in the EEPROM is presented in the respective functional description sections of this specification (see Notes 5 and 6).

**EEPROM REGISTER CONFIGURATION BITS ADDR** BIT 7 BIT 6 BIT 5 BIT 4 BIT 3 BIT 2 BIT 1 BIT 0 0 K2 Coefficient Coast Enable Synchronous Integrator Gain Select Rectification default > 0 0 1 K1 Coefficient FG Frequency Select default >

**Table 7. EEPROM Register Definition** 

NOTES: 5. Bit 0 in the EEPROM register definition table corresponds to D0 and E0 in the serial protocol sequence.

#### serial test interface

User-programmable functions are controlled using two 16-bit EEPROM registers. These registers are programmed by placing the device in program/test mode by pulling the TEST pin high and transferring data using the serial interface. Pins 14 and 17–19 are multipurpose pins, which are configured for serial test mode when the TEST pin is high (see Table 8).

**Table 8. Serial Test Interface Pin Definition** 

| PIN   |     |                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME  | NO. | PIN DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| SO    | 14  | Serial data output. SO is an output terminal that reads data from the EEPROM.                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| SCLK  | 17  | Serial clock. SCLK clocks the shift register. Serial data is clocked into the serial data input (SI) port on the rising edge of the serial clock. Serial output data is clocked out of the serial data output (SO) port on the rising edge of the serial clock.                                                                                                                              |  |  |  |  |
| SIENB | 18  | Serial transfer enable. A low to high transition on the SIENB pin enables the serial interface to send or receive data (see Figure 2). The SIENB signal must be taken low after 16 bits of data has been transferred to insure data has been loaded into the proper bit locations. During program mode, the V <sub>PP</sub> input is strobed after SIENB is taken low to program the EEPROM. |  |  |  |  |
| SI    | 19  | Serial input. SI is an input terminal to load the EEPROM input register.                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| VPP   | 35  | EEPROM program voltage. Vpp transfers data from the EEPROM input register to the respective address location.                                                                                                                                                                                                                                                                                |  |  |  |  |
| TEST  | 36  | Serial interface/test mode enable. TEST is taken high to enable the serial interface.                                                                                                                                                                                                                                                                                                        |  |  |  |  |



<sup>6.</sup> Data read out of the EEPROM corresponds to the contents of the register at the time it is read. (i.e., A register can be read after programming it in order to verify that the EEPROM was programmed properly.)

#### PRINCIPLES OF OPERATION

#### **EEPROM** programming

Figure 18 presents the sequence of events required to program the on-board EEPROM. To begin the procedure, the device must be placed into test mode by setting  $V_{PP}$  to GND, TEST to  $V_{DD}$  and  $V_{CC} > 8$  V. The SIENB input must transition high to enable the serial input port (see Figure 19). Serial data is clocked into SI on the rising edges of SCLK. Sixteen bits of data must be transferred during each serial transfer and SIENB must be set to 0 after the sixteenth clock. The first two bits transferred select the EEPROM address to be manipulated. Address bit A0 is the least significant bit (LSB). The third bit sets the interface into read or write mode. A 1 selects a read operation from the EEPROM and a 0 selects a write operation to the EEPROM. Set the next five unused bits to 0. The next 8 bits of data are used for write operations, and are unused and should be set to zero for read operations. The definition of the data word is presented in Table 7. SIENB must be set to 0 after the 16-bit transfer has been completed. When new data is being programmed into the EEPROM, the  $V_{PP}$  pin must transition to 13.5 V for at least 5 ms and then back to GND (see Figure 20). This completes the serial transfer and programming sequence. Another transfer can begin using the same procedure. Only one register can be programmed at a time. The TEST pin must be set to 0 after programming has been completed to disable the serial test mode and reconfigure the multi-purpose pins for normal operation.



Figure 18. Recommended EEPROM Programming Sequence



Figure 19. Serial Protocol



Figure 20. V<sub>PP</sub> Programming Waveforms

#### PRINCIPLES OF OPERATION

#### charge pump

An external charge pump capacitor (CP) is connected across the CP1 and CP2 pins. An external storage capacitor (CS) with a typical value of 0.01  $\mu$ F is connected from V<sub>CP</sub> to V<sub>CC</sub> (see *functional block diagram*). The charge pump output, V<sub>CP</sub>, powers the high-side gate drive circuitry for the pre-FET drivers. An internal CPUV monitors the voltage between V<sub>CP</sub> and V<sub>CC</sub> and disables all outputs through a signal to the global shutdown circuit until V<sub>CP</sub> – V<sub>CC</sub>  $\geq$  5 V. The V<sub>CP</sub> voltage level is internally regulated to V<sub>CC</sub> + 15 V (typical).

#### pre-FET drivers

The TPIC43T01 contains three pre-FET driver blocks, each with an upper and lower gate drive for driving the gates of two external power NMOS FETs configured as a half H-power stage (see Figure 21). The TPIC43T01 is designed to drive the TI TPIC1310 Power+ Array, but it is capable of driving discrete N-channel FET devices as well. Each pre-FET gate output is capable of sourcing at least 60 mA peak current and sinking at least 100 mA peak of current. The lower gate drive outputs provide  $V_{GS}$  to the external FET from 14 to 20 V. The upper gate drive outputs drive the external FET gate from  $V_{CP}$  and provide  $V_{GS}$  voltage protection (clamp UGx pin with respect to Phx pin) to prevent the gate voltage from exceeding 19 V and damaging the external FET in the event of a shorted-load or shorted-phase winding to ground.



Figure 21. Pre-FET Driver Output Stage

#### **MECHANICAL DATA**

# DA (R-PDSO-G\*\*)

#### **38 PIN SHOWN**

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions include mold flash or protrusion.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current and complete.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1998, Texas Instruments Incorporated