- Meets or Exceeds the Requirements of ITU Recommendations V.10, V.11, X.26, and
- **Designed for Multipoint Bus Transmission** on Long Bus Lines in Noisy Environments
- Designed to Operate Up to 20 Mbaud
- **3-State Outputs**
- **Common-Mode Input Voltage Range** -7 V to 7 V
- Input Sensitivity . . . ±300 mV
- Input Hysteresis . . . 120 mV Typ
- High-Input Impedance . . . 12 k $\Omega$  Min
- **Operates from Single 5-V Supply**
- **Low Supply-Current Requirement** 35 mA Max
- **Improved Speed and Power Consumption** Compared to AM26LS32A

| D OR N PACKAGE<br>(TOP VIEW)                          |                                      |   |                                             |                                                          |  |  |  |
|-------------------------------------------------------|--------------------------------------|---|---------------------------------------------|----------------------------------------------------------|--|--|--|
| 1B [<br>1A [<br>1Y [<br>2Y [<br>2A [<br>2B [<br>GND [ | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | U | 16<br>15<br>14<br>13<br>12<br>11<br>10<br>9 | V <sub>CC</sub><br>4B<br>4A<br>4Y<br>G<br>3Y<br>3A<br>3B |  |  |  |

#### description

The SN75ALSI97 is a monolithic, quadruple line receiver with 3-state outputs designed using advanced, low-power, Schottky technology. This technology provides combined improvements in bar design, tooling production, and wafer fabrication. This, in turn, provides significantly lower power requirements and permits much higher data throughput than other designs. The device meets the specifications of ITU Recommendations V.10, V.11, X.26, and X.27. It features 3-state outputs that permit direct connection to a bus-organized system with a fail-safe design that ensures the outputs will always be high if the inputs are open.

The device is optimized for balanced, multipoint bus transmission at rates up to 20 megabits per second. The input features high-input impedance, input hysteresis for increased noise immunity, and an input sensitivity of ±300 mV over a common-mode input voltage range of -7 V to 7 V. It also features active-high and active-low enable functions that are common to the four channels. The SN75ALS197 is designed for optimum performance when used with the SN75ALS192 quadruple differential line driver.

The SN75ALS197 is characterized for operation from 0°C to 70°C.

#### **FUNCTION TABLE** (each receiver)

| DIFFERENTIAL INPUTS                                     | ENA | BLES | OUTPUT |  |
|---------------------------------------------------------|-----|------|--------|--|
| A-B                                                     | G   | G    | Υ      |  |
| V <sub>ID</sub> ≥ 0.3 V                                 | H   | X    | H      |  |
|                                                         | X   | L    | H      |  |
| $-0.3 \text{ V} < \text{V}_{\text{ID}} < 0.3 \text{ V}$ | H   | X    | ?      |  |
|                                                         | X   | L    | ?      |  |
| $V_{ID} \le -0.3 V$                                     | H   | X    | L      |  |
|                                                         | X   | L    | L      |  |
| X                                                       | L   | Н    | Z      |  |
| Open                                                    | H   | X    | H      |  |
|                                                         | X   | L    | H      |  |

H = high level, L = low level, X = irrelevant, ? = indeterminate, Z = high impedance (off)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)



## schematics of inputs and outputs



SLLS045B - JANUARY 1989 - REVISED MAY 1995

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                 | 7 V                          |
|--------------------------------------------------------------|------------------------------|
| Input voltage, V <sub>I</sub> (A or B inputs)                |                              |
| Differential input voltage, V <sub>ID</sub> (see Note 2)     | ±15 V                        |
| Enable input voltage, V <sub>I</sub>                         | 7 V                          |
| Low-level output current, I <sub>OL</sub>                    | 50 mA                        |
| Continuous total dissipation                                 | See Dissipation Rating Table |
| Operating free-air temperature range, T <sub>A</sub>         | 0°C to 70°C                  |
| Storage temperature range, T <sub>stq</sub>                  | – 65°C to 150°C              |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2. Differential input voltage is measured at the noninverting input with respect to the corresponding inverting input.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING<br>FACTOR | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|---------------------------------------|--------------------|---------------------------------------|
| D       | 950 mW                                | 7.6 mW/°C          | 608 mW                                |
| N       | 1150 mW                               | 9.2 mW/°C          | 736 mW                                |

#### recommended operating conditions

|                                                | MIN  | NOM | MAX  | UNIT |
|------------------------------------------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                | 4.75 | 5   | 5.25 | V    |
| Common-mode input voltage, V <sub>IC</sub>     |      |     | ±7   | V    |
| Differential input voltage, V <sub>ID</sub>    |      |     | ±12  | V    |
| High-level input voltage, VIH                  | 2    |     |      | V    |
| Low-level input voltage, V <sub>IL</sub>       |      |     | 0.8  | V    |
| High-level output current, IOH                 |      |     | -400 | μΑ   |
| Low-level output current, I <sub>OL</sub>      |      |     | 16   | mA   |
| Operating free-air temperature, T <sub>A</sub> | 0    |     | 70   | °C   |



NOTES: 1. All voltage values, except differential input voltage, are with respect to network ground terminal.

SLLS045B - JANUARY 1989 - REVISED MAY 1995

## electrical characteristics over recommended range of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)

| PARAMETER         |                                                           | TEST CONDITIONS                   |                          | MIN   | TYP <sup>†</sup> | MAX  | UNIT |
|-------------------|-----------------------------------------------------------|-----------------------------------|--------------------------|-------|------------------|------|------|
| V <sub>IT+</sub>  | Positive-going input threshold voltage                    |                                   |                          |       |                  | 300  | mV   |
| V <sub>IT</sub> _ | Negative-going input threshold voltage                    |                                   |                          | -300‡ |                  |      | mV   |
| V <sub>hys</sub>  | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) | See Figure 4                      |                          |       | 120              |      | mV   |
| ٧IK               | Enable-input clamp voltage                                | I <sub>I</sub> = -18 mA           |                          |       |                  | -1.5 | V    |
| VOH               | High-level output voltage                                 | $V_{ID} = 300 \text{ mV},$        | ΙΟΗ = – 400 μΑ           | 2.7   | 3.6              |      | V    |
| Vai               | Low-level output voltage                                  | $V_{ID} = -300 \text{ mV}$        | I <sub>OL</sub> = 8 mA   |       |                  | 0.45 | V    |
| VOL               | Low-level output voltage                                  |                                   | I <sub>OL</sub> = 16 mA  |       |                  | 0.5  |      |
| 107               | High-impedance-state output current                       | V <sub>CC</sub> = 5.25 V          | V <sub>O</sub> = 2.4 V   |       |                  | 20   | μА   |
| loz               |                                                           |                                   | V <sub>OH</sub> = 0.4 V  |       |                  | -20  |      |
| ΙĮ                | Line input current                                        | Other input at 0 V,<br>See Note 3 | V <sub>I</sub> = 15 V    |       | 0.7              | 1.2  | mA   |
|                   |                                                           |                                   | V <sub>I</sub> = -15 V   |       | -1.0             | -1.7 |      |
| Ιн                | High-level enable-input current                           |                                   | V <sub>IH</sub> = 2.7 V  |       |                  | 20   |      |
|                   | nigh-level enable-input current                           |                                   | V <sub>IH</sub> = 5.25 V |       |                  | 100  | μΑ   |
| IլL               | Low-level enable-input current                            | V <sub>IL</sub> = 0.4 V           |                          |       |                  | -100 | μΑ   |
|                   | Input resistance                                          |                                   |                          | 12    | 18               |      | kΩ   |
| los               | Short-circuit output current§                             | V <sub>ID</sub> = 3 V,            | V <sub>O</sub> = 0       | -15   | -78              | -130 | mA   |
| Icc               | Supply current                                            | Outputs disabled                  |                          |       | 22               | 35   | mA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

| PARAMETER        |                                                   | TEST CONDITIONS                              |                         | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------|----------------------------------------------|-------------------------|-----|-----|-----|------|
| tPLH             | Propagation delay time, low- to high-level output | $V_{ID} = -2.5 \text{ V to } 2.5 \text{ V},$ | C <sub>L</sub> = 15 pF, |     | 15  | 22  | ns   |
| tPHL             | Propagation delay time, high- to low-level output | See Figure 2                                 |                         |     | 15  | 22  | ns   |
| <sup>t</sup> PZH | Output enable time to high level                  | C. 45 p.F                                    | See Figure 3            |     | 13  | 25  | 20   |
| tPZL             | Output enable time to low level                   | C <sub>L</sub> = 15 pF,                      | See rigule 3            |     | 11  | 25  | ns   |
| <sup>t</sup> PHZ | Output disable time from high level               | C <sub>I</sub> = 15 pF,                      | See Figure 3            |     | 13  | 25  | no   |
| tPLZ             | Output disable time from low level                | CL = 15 μr,                                  | See rigule 3            |     | 15  | 22  | ns   |

<sup>&</sup>lt;sup>‡</sup> The algebraic convention, in which the less positive limit is designated minimum, is used in this data sheet for threshold voltage levels only.

<sup>§</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

NOTE 3: Refer to ANSI Standard EIA/TIA-422-B and EIA/TIA-423-B for exact conditions.

## PARAMETER MEASUREMENT INFORMATION



Figure 1.  $V_{OH}$  and  $V_{OL}$  Test Circuit



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle  $\leq$  50%,  $Z_O$  = 50  $\Omega$ ,  $t_f \leq$  6 ns,  $t_f \leq$  6 ns.

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 2. t<sub>PLH</sub> and t<sub>PHL</sub> Test Circuit and Voltage Waveforms

#### PARAMETER MEASUREMENT INFORMATION



**LOAD CIRCUIT** 



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. All diodes are 1N3064 or equivalent.

C. Enable G is tested with  $\overline{G}$  high;  $\overline{G}$  is tested with G low.

Figure 3.  $t_{PHZ}$ ,  $t_{PZH}$ ,  $t_{PLZ}$ , and  $t_{PZL}$  Load Circuit and Voltage Waveforms







HIGH-LEVEL OUTPUT VOLTAGE



Figure 10

#### HIGH-LEVEL OUTPUT VOLTAGE vs FREE-AIR TEMPERATURE



Figure 9

# HIGH-LEVEL OUTPUT VOLTAGE vs HIGH-LEVEL OUTPUT CURRENT



Figure 11



# LOW-LEVEL OUTPUT VOLTAGE vs FREE-AIR TEMPERATURE



Figure 12

## LOW-LEVEL OUTPUT VOLTAGE

## LOW-LEVEL OUTPUT CURRENT



Figure 13

## LOW-LEVEL OUTPUT VOLTAGE vs



Figure 14





**SUPPLY CURRENT** FREE-AIR TEMPERATURE



Figure 16

#### **SUPPLY CURRENT** vs **FREQUENCY**



Figure 18



**INPUT CURRENT INPUT VOLTAGE TO GND** 3 T<sub>A</sub> = 25°C 2 I<sub>1</sub> - Input Current - mA 1 0 -1 -2 -3 -20 -15 15 20 VI - Input Voltage to GND - V Figure 20

**SWITCHING TIME** FREE-AIR TEMPERATURE



Figure 21

VS **SUPPLY VOLTAGE** 20  $C_{L} = 15 pF$ 18 T<sub>A</sub> = 25°C 16 <sup>t</sup>PHL 14 <sup>t</sup>PLH 12 10 8 6 4 2 5 5.1 5.2 5.3 5.4 5.5 4.6 4.7 4.8 4.9 V<sub>CC</sub> - Supply Voltage - V

**PROPAGATION DELAY TIME** 

Figure 22

tpd - Propagation Delay Time - ns

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated