## ERRATA TO THE TSB11LV01 DATA SHEET

## (TEXAS INSTRUMENTS LITERATURE NO. SLLS232B, MAY 1997)

This document contains corrections and additions to information in the TSB11LV01 data sheet (TI Literature Number SLLS232B, May 1997), also included in *IEEE 1394 Circuits Data Book*, 1997 (TI Literature Number SLLD004).

- a. The TSB11LV01 device reports itself as a 3-port phy in the NP field of Register address 2 with ports 2 and 3 not connected. TI plans to correct this in a future revision.
- b. Electrical isolation as described in Appendix J of IEEE 1394–1995 is not currently recommended by TI. The TSB11LV01 device is not tested to a level that would be required to implement the isolation in Appendix J of the standard. TI has an improved isolation technique, which is the recommended isolation solution. In a future revision, TI plans to add internal bus holders to support its new isolation scheme.
  - Please see *Galvanic Isolation of the IEEE 1394–1995 Serial Bus* (TI Literature Number SLLA011).
- c. If CTRL 0 and CTRL 1 are high when LPS is switched from low to high, the phy-link interface hangs in the high-impedance state. TI plans to correct this in a future revision.
- d. The twisted-pair output terminals do not meet current source specifications at high common-mode signal voltages and low supply voltages. Minimum supply voltage for a single-port power sourcing implementation is 3.3 V. TI plans to correct this in a future revision.
- e. The TSB11LV01 transmits data\_end for 220 ns to 225 ns, while the IEEE 1394–1995 standard calls for 240 ns to 260 ns. There are currently no plans to change this in the future.
- f. The current revision of the TSB11LV01 device has gap times set to:
  - subaction-gap = ((gap\_count × 16) + state\_machine\_delay) × BASE\_RATE\_PERIOD
  - arb-reset-gap =  $((gap\_count \times 32) + state\_machine\_delay) \times BASE\_RATE\_PERIOD$

where the BASE\_RATE\_PERIOD is 10 ns and the state\_machine\_delay for the TSB11LV01 is 8 ns for both subaction gap and arb-reset gap. This varies from the standard in that the state\_machine\_delay does not match the specification values of 28 and 52 for the respective gaps.

All phys have a hysteresis time (arbitration delay time) built in, which is set to:

- delay time = ((gap\_count × 4) + state\_machine\_delay) × BASE\_RATE\_PERIOD

After a subaction-gap or arb-reset-gap has been detected, the phy sends the appropriate status to the link. The TSB11LV01 waits for the delay-time period and then services any bus requests made to the link.

g. The received data prefix (data prefix time + speed signal length) for the TSB11LV01 has a minimum time of 180 ns. If the node transmitting to the 11LV01 does not provide 180 ns of data prefix, the first few bits of the packet may be missed. The remainder of the packet will be transferred to the link where it will fail the CRC checks and be ignored. If the node is repeating data, only that portion of the packet recognized (after the missed bits) will be repeated.

All TI physical layers provide at least 180 ns of data prefix.



- h. Deleted replaced by item I below.
- i. The following replaces previous errata item *h*.

The datapacket\_separation\_time is defined as the total time from the end of the last bit sent in a packet to the beginning of the first bit sent in the next packet. This includes the data end time of the first packet, the bus idle time between the two packets, the arbitration time for the next packet, and the data prefix time of the second packet. Note that this is the same as the packet turn-around time mentioned in previous errata item *h* plus the data end time of the first packet.

The digital core in the TSB11LV01 PHY may not always correctly process received back-to-back packets that are spaced too closely together. For the packets to be processed correctly, the datapacket\_separation\_time must be approximately 690 ns or greater (the 450 ns from previous errata item h + 240 ns min data\_end\_time). A symptom of this problem is if a node communicating with the TSB11LV01 sends two packets to the TSB11LV01 too quickly, the initial bits of the second packet will not be received correctly. This causes a header CRC error and the packet to be discarded.

An example of this case is if a node is root (so it sources the cycle start packets), and the same node is also sending isochronous packets to an TSB11LV01 node. Since the root does not need to arbitrate for the bus, it will transmit the isochronous packet with a minimal datapacket separation time after the cycle start packet. This is an example of back-to-back packets that may not be processed properly. Any combination of production TI TSB21LV03 or TI's 400 Mbps Physical Layer devices with TI's current OHCILynx, PCILynx, GPLynx, MPEGLynx, DVLynx, or 12C01A link layer devices or future link layer devices will interoperate correctly when directly connected to the TSB11LV01 PHY or its derivatives.

## Workaround:

A workaround to this problem for combinations of links and PHYs that have a datapacket separation time that is too short is to make the node that has the TSB11LV01 the root. This will ensure that every node transmitting to the TSB11LV01 must first arbitrate to send a packet. The arbitration time has been shown to be enough extra time to keep the problem from occurring (when using TI PHYs). Note that the only requirement is that the node sending the isochronous data to the TSB11LV01 must not be root. One method of ensuring this is to make the TSB11LV01 the root, and this can be accomplished using a PHY configuration packet.



## **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated