- IEEE Standard for a 1394-1995 Compliant - IEEE Standard for a 1212-1991 Compliant - Supports IEEE 1394-1995 Link Layer Control - PCI Local Bus Specification Rev. 2.1 Compliant - Supports IEEE 1394 Transfer Rates of 100, 200, and 400 Mb per second - 3.3-V Core Logic while Maintaining 5-V **Tolerant Inputs** - Performs the Function of 1394 Cycle - **Provides 4K Bytes of Configurable FIFO RAM** - **Provides 5 Scatter-Gather DMA Channels** - **Provides Software Control of Interrupt Events** - **Provides 4 General-Purpose Input/Outputs** - Supports Plug-and-Play (PnP) Specification - **Generates 32-bit CRC for Transmission of** 1394 Packets - Performs 32-bit CRC Checking on **Reception of 1394 Packets** - **Provides PCI Bus Master Function for Supporting DMA Operations** - **Provides PCI Slave Function for Read/Write Access of Internal Registers** - **Supports Distributed DMA Transfers** Between 1394 and Local Bus RAM, ROM, AUX, or Zoomed Video - **Advanced Submicron, Low-Power CMOS Technology** - Packaged in a 176-Pin PQFP (PGF) | Table of | Contents | |----------|-----------------------------------| | | Absolute Maximum Ratings | | • | Recommended Operating Conditions | | 0 | Electrical Characteristics | | | Parameter Measurement Information | | | Power Supply Sequencing | | | Mechanical Data | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### description The TSB12LV21B (PCILynx-2) provides a high-performance IEEE 1394-1995 interface with the capability to transfer data between the 1394 PHY-link interface, the PCI bus interface, and external devices connected to the local bus interface. The 1394 PHY-link interface provides the connection to the 1394 physical layer device; it is supported by the on-board link layer controller (LLC). The LLC provides the control for transmitting and receiving 1394 packet data between the FIFO and PHY-link interface at rates of 100 Mbit/s, 200 Mbit/s, and 400 Mbit/s. The link layer also provides the capability to receive status from the physical layer device and to access the physical layer control and status registers by the application software. The PCILynx–2 complies with - PCI Local Bus Specification, Revision 2.1 - IEEE Standard for a 1394-1995 High Performance Serial Bus - IEEE Standard 1212-1991 - IEEE Standard Control and Status Register (CSR) Architecture for Microcomputer Buses An internal 4Kbyte-memory can be configured as multiple variable-size FIFOs, eliminating the need for external FIFOs. Separate FIFOs are user configurable to support 1394 receive, asynchronous transmit, and isynchronous transmit transfer operations. The PCI interface supports 32-bit burst transfers up to 33 MHz and is capable of operating both as a master and as a target device. Configuration registers can be loaded from an external serial EEPROM, allowing board and system designers to assign their own unique identification codes. An autoboot mode allows data-moving systems (such as docking stations) to be designed to operate on the PCI bus without the need for a host CPU. The DMA controller uses packet control list (PCL) data structures to control the transfer of data and allow the DMA to operate without host CPU intervention. These PCLs can reside in PCI memory or in memory that is connected to a local bus port. The PCLs implement an instruction set that allows linking, conditional branching, 1394 data transfer control, auxiliary support commands, and status reporting. Five DMA channels accommodate programmable data types. PCLs can be chained together to form a channel control program that can be developed to support each DMA channel. Data can be stored in either big endian or little endian format, eliminating the need for the host CPU to perform byte swapping. Data can be transferred either to 4-byte aligned locations, to provide the highest performance, or to nonaligned locations, to provide the best memory use. The RAM, ROM, AUX, ZV, and general purpose I/O (GPIO) ports collectively make up the local bus interface. These ports mapped into the PCI address, can be accessed either through the PCI bus or through internal DMA transactions. Internal transactions do not appear on the external PCI bus, thereby conserving PCI bandwidth. DMA packet control lists or other data may be stored in external RAM or ROM attached to the local bus interface. This further reduces PCI bus use and generally improves performance. The ZV local bus port is designed to transfer data from 1394 video devices to an external device connected to the PCILynx-2 ZV port. This interface provides a method for receiving 1394 digital camera packets directly from a ZV-compliant device attached to the local bus interface. Built-in test registers, a dedicated test output terminal, and four GPIO terminals allow observation of internal states and provide a convenient software debug capability. Programmable interrupts are available to inform driver software of important events, such as 1394 bus resets and DMA-to-PCL transfer completion. The 3.3-V internal operation provides reduced power consumption, while maintaining compatibility with 5-V signaling environments. The PCI interface is compatible with both 3-V and 5-V PCI systems. #### terminal assignment # PGF QUAD FLATPACK PACKAGE TOP VIEW Figure 1. PCILynx-2 Terminal Assignment/Pinout ## pin description table This sections identifies and classifies the functionality of each pin on the PCILynx–2. **Table 1. Signals Sorted by Pin Number** | PIN NO. | SIGNAL NAME | PIN NO. | SIGNAL NAME | PIN NO. | SIGNAL NAME | PIN NO. | SIGNAL NAME | |---------|----------------------|---------|----------------------|---------|-----------------------|---------|----------------------| | 1 | 3.3V V <sub>CC</sub> | 42 | 3.3V VCC | 83 | aux_data9 | 124 | gpio_data1 | | 2 | NC | 43 | pci_ad10 | 84 | 5.0VV <sub>CC</sub> | 125 | gpio_data0 | | 3 | pci_ad25 | 44 | pci_ad9 | 85 | aux_data8 | 126 | zp_pix_clk | | 4 | pci_ad24 | 45 | GND | 86 | 3.3V V <sub>CC</sub> | 127 | zv_vsync | | 5 | pci_c <del>be3</del> | 46 | NC | 87 | aux_data7 | 128 | 3.3V V <sub>CC</sub> | | 6 | GND | 47 | pci_ad8 | 88 | aux_data6 | 129 | zv_ext_clk | | 7 | pci_idsel | 48 | pci_c <del>be0</del> | 89 | GND | 130 | GND | | 8 | 3.3V V <sub>CC</sub> | 49 | 3.3V V <sub>CC</sub> | 90 | aux_data5 | 131 | zv_hsync | | 9 | pci_ad23 | 50 | pci_ad7 | 91 | aux_data4 | 132 | zv_data_valid | | 10 | pci_ad22 | 51 | GND | 92 | aux_data3 | 133 | seeprom_clk | | 11 | pci_ad21 | 52 | pci_ad6 | 93 | 3.3V V <sub>CC</sub> | 134 | seeprom_data | | 12 | 5.0V V <sub>CC</sub> | 53 | pci_ad5 | 94 | aux_data2 | 135 | 5V V <sub>CC</sub> | | 13 | pci_ad20 | 54 | pci_ad4 | 95 | GND | 136 | 3V VCC | | 14 | GND | 55 | pci_ad3 | 96 | aux_data1 | 137 | link_cyclein | | 15 | pci_ad19 | 56 | 3.3V V <sub>CC</sub> | 97 | aux_data0 | 138 | 3.3VV <sub>CC</sub> | | 16 | pci_ad18 | 57 | pci_ad2 | 98 | aux_adr15 | 139 | link_cylceout | | 17 | pci_ad17 | 58 | pci_ad1 | 99 | aux_adr14 | 140 | test_out | | 18 | pci_ad16 | 59 | pci_ad0 | 100 | 3.3V V <sub>CC</sub> | 141 | GND | | 19 | 3.3V V <sub>CC</sub> | 60 | 5.0V V <sub>CC</sub> | 101 | aux_adr13 | 142 | phy_ctl0 | | 20 | pci_c <del>be2</del> | 61 | aux_int | 102 | GND | 143 | phy_ctl1 | | 21 | GND | 62 | aux_rdy | 103 | aux_adr12 | 144 | phy_lreq | | 22 | pci_frame | 63 | 5.0V V <sub>CC</sub> | 104 | aux_adr11 | 145 | 3.3V V <sub>CC</sub> | | 23 | pci_irdy | 64 | aux_clk | 105 | aux_adr10 | 146 | phy_data0 | | 24 | pci_trdy | 65 | GND | 106 | aux_adr9 | 147 | phy_data1 | | 25 | pci_devsel | 66 | aux_rst | 107 | 3.3V V <sub>C</sub> C | 148 | phy_data2 | | 26 | 3.3V V <sub>CC</sub> | 67 | ram_cs | 108 | aux_adr8 | 149 | phy_data3 | | 27 | pci_stop | 68 | rom_cs | 109 | 5.0V V <sub>CC</sub> | 150 | GND | | 28 | GND | 69 | aux_cs | 110 | aux_adr7 | 151 | phy_data4 | | 29 | NC | 70 | 3.3V V <sub>CC</sub> | 111 | aux_adr6 | 152 | phy_data5 | | 30 | pci_perr | 71 | aux_we1 | 112 | aux_adr5 | 153 | phy_data6 | | 31 | pci_serr | 72 | GND | 113 | aux_adr4 | 154 | phy_data7 | | 32 | pci_par | 73 | aux_we0 | 114 | GND | 155 | GND | | 33 | 3.3V V <sub>CC</sub> | 74 | aux_oe | 115 | aux_adr3 | 156 | phy_clk50 | | 34 | pci_c <del>be1</del> | 75 | 3.3V VCC | 116 | 3.3V V <sub>C</sub> C | 157 | 3.3V V <sub>CC</sub> | | 35 | GND | 76 | aux_data15 | 117 | aux_adr2 | 158 | test_out/GND | | 36 | pci_ad15 | 77 | aux_data14 | 118 | aux_adr1 | 159 | auto_boot | | 37 | pci_ad14 | 78 | aux_data13 | 119 | aux_adr0 | 160 | GND | | 38 | pci_ad13 | 79 | GND | 120 | NC | 161 | pci_clk | | 39 | pci_ad12 | 80 | aux_data12 | 121 | GND | 162 | 5.0V V <sub>CC</sub> | | 40 | 5.0V V <sub>CC</sub> | 81 | aux_data11 | 122 | gpio_data3 | 163 | pci_reset | | 41 | pci_ad11 | 82 | aux_data10 | 123 | gpio_data2 | 164 | pci_gnt | # Table 1. Signals Sorted by Pin Number (Continued) | PIN NO. | SIGNAL NAME | PIN NO. SIGNAL NAME | | PIN NO. | SIGNAL NAME | PIN NO. | SIGNAL NAME | |---------|----------------------|---------------------|----------|---------|----------------------|---------|-------------| | 165 | 3.3V V <sub>CC</sub> | 168 | GND | 171 | pci_ad29 | 174 | pci_ad27 | | 166 | pci_inta | 169 | pci_ad31 | 172 | 3.3V V <sub>CC</sub> | 175 | GND | | 167 | pci_req | 170 | pci_ad30 | 173 | pci_ad28 | 176 | pci_ad26 | ## **Terminal Functions** # power supply terminals | | TERMINAL | I/O | FUNCTION | |----------|------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------| | NAME | NO. | TYPE | FUNCTION | | GND | 6, 14, 21, 28, 35, 45, 51, 65, 72, 79, 89, 95, 102, 114, 121, 130, 141, 150, 155, 160, 168, 175 | ı | Device ground terminals | | 3.3V VCC | 1, 8, 19, 26, 33, 42,<br>49, 56, 70, 75, 86,<br>93, 100, 107, 116,<br>128, 136, 138, 145,<br>157, 165, 172 | ı | 3.3-V power supply terminal for core logic | | 5.0V VCC | 12, 40, 60, 63, 84,<br>109, 162 | ı | 5-V power rail for 5-V tolerant Input buffers | # **PCI** system terminals | TERMINAL I/O | | I/O | FUNCTION | | | | | | |--------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | TYPE | FUNCTION | | | | | | | pci_clk | 161 | _ | System PCI bus clock. This signal ranges from 0MHz—33MHz MHz and provides timing for all transactions on the PCI bus. All PCI signals are sampled at the rising edge of PCLK. | | | | | | | pci_reset | 163 | I | pci_reset. When the PCI bus reset is asserted the pci_reset signal causes the PCILynx-2 to 3-state all output buffers and reset all internal registers. When pci_reset is asserted, the device is completely nonfunctional. After pci_reset is deasserted, the PCILynx-2 is in its default state. | | | | | | | pci_inta | 166 | OD | PCI system interrupt A. This is an open drain signal. | | | | | | # **Terminal Functions (Continued)** #### PCI address and data terminals | TERMINAL | | I/O | FUNCTION | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | FUNCTION | | pci_ad31 - pci_ad29 pci_ad28 pci_ad27 pci_ad26 pci_ad25 pci_ad24 pci_ad23 - pci_ad21 pci_ad20 pci_ad19 - pci_ad12 pci_ad11 pci_ad10 pci_ad9 pci_ad8 pci_ad8 pci_ad7 pci_ad6 - pci_ad3 pci_ad2 - pci_ad0 | 169 – 171<br>173<br>174<br>176<br>3<br>4<br>9 – 11<br>13<br>15 – 18<br>36 – 39<br>41<br>43<br>44<br>47<br>50<br>52 – 55<br>57 – 59 | 1/0 | Multiplexed PCI address and data signals. During the address phase of a primary bus PCI cycle, pci_ad31:0 contain a 32-bit address or other destination information. During the data phase pci_ad31:0 contain data | | pci_cbe3<br>pci_cbe2<br>pci_cbe1<br>pci_cbe0 | 5<br>20<br>34<br>48 | I/O | PCI Command/Byte enables | | pci_par | 32 | I/O | PCI bus parity. In all PCI bus read and write cycles the PCILynx–2 calculates even paritacross the pci_ad31:0 and pci_cbe3:0 signals. As an initiator during PCI cycles, the PCILynx-2 outputs this parity indicator with a one pci_clk delay. As a target during PCI cycles, the calculated parity is compared to the initiator's parity indicator. A miscompare can result in the assertion of a parity error (pci_perr). | # **Terminal Functions (Continued)** ## **PCI** interface control | TERMIN | AL | I/O | FUNCTION | |------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | FUNCTION | | pci_devsel | 24 | I/O | PCI device select. The PCILynx-2 asserts this signal to claim a PCI cycle as the target device. As a PCI initiator on the bus, the PCILynx-2 monitors this signal until a target responds. If no target responds before time-out occurs, then the PCILynx-2 will terminate the cycle with an initiator abort. | | pci_frame | 22 | I/O | PCI cycle frame. This signal is driven by the initiator of a bus cycle. pci_frame is asserted to indicate that a bus transaction is beginning, and data transfers continue while this signal is asserted. When pci_frame is deasserted the PCI bus transaction is in the final data phase. | | pci_gnt | 164 | I | PCI bus grant. This signal is driven by the PCI bus arbiter to grant the PCILynx-2 access to the PCI bus after the current data transaction has completed. This signal may or may not follow a PCI bus request depending upon the PCI bus parking algorithm. | | pci_idsel | 7 | I | Initialization device select. pci_idsel selects the PCILynx-2 during configuration space accesses. pci_idsel can be connected to one of the upper 24 PCI address lines on the PCI bus. | | pci_irdy | 23 | I/O | PCI initiator ready. pci_irdy indicates the PCI bus initiator's ability to complete the <u>current</u> data <u>phase of</u> the transaction. A <u>data phase is completed</u> upon a rising edge of pci_clk where both pci_irdy and pci_trdy are asserted. Until pci_irdy and pci_trdy are both sampled asserted, wait states are inserted. | | pci_perr | 30 | I/O | PCI parity error indicator. This signal is driven by a PCI device to indicate that calculated parity does not match pci_par, when pci_perr is enabled through bit 6 of the command register. | | pci_req | 167 | 0 | PCI bus request. Asserted by the PCILynx-2 to request access to the PCI bus as an initiator. | | pci_serr | 31 | OD | PCI system error. Output that is pulsed from the PCILynx-2 when enabled through the command register, indicating a system error has occurred. The PCILynx-2 needs not be the target of the PCI cycle in order to assert this signal. | | pci_stop | 27 | I/O | PCI cycle stop signal. This signal is driven by a PCI target to request the initiator to stop the current PCI bus transaction. This signal is used for target disconnects and is commonly asserted by target devices which do not support burst data transfers. | | pci_trdy | 24 | I/O | PCI target ready. pci_trdy indicates the primary bus target's ability to complete the current data phase of the transaction. A data phase is completed upon a rising edge of pci_clk where both pci_irdy and pci_trdy are asserted. Until both pci_irdy and pci_trdy are asserted. | ## **IEEE 1394 PHY/LINK interface terminals** | TERMINAL | | I/O | FUNCTION | | |------------------------------------------------|------------------------|------|---------------------------------------------------------------|--| | NAME | NO. | TYPE | FONCTION | | | phy_ctl1<br>phy_ctl0 | 143<br>142 | I/O | PHY-link bidirectional control lines | | | phy_data7 - phy_data4<br>phy_data3 - phy_data0 | 154 – 151<br>149 – 146 | I/O | PHY-link bidirectional data lines | | | phy_clk50 | 156 | I | 50MHz-System clock from PHY chip | | | phy_lreq | 144 | 0 | PHY-link request signal generated by the PCILynx-2 controller | | # **Terminal Functions (Continued)** # **Auxiliary/Zoom Video Port terminals** | TERMINAL | | I/O | FUNCTION | |--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|----------------------------------------------------------------------------------------| | NAME | NO. | TYPE | FUNCTION | | aux_clk | 64 | 0 | Auxiliary port clock out. This signal is output at the frequency of the PCI clock. | | aux_rst | 66 | 0 | Auxiliary port reset out | | aux_int | 61 | I | Auxiliary port interrupt input | | aux_adr15 - aux_adr14<br>aux_adr13<br>aux_adr12 -aux_adr9<br>aux_adr8<br>aux_adr7 -aux_adr4<br>aux_adr3<br>aux_adr2 - aux_adr0 | 98 – 99<br>101<br>103 – 106<br>108<br>110 – 113<br>115<br>117 – 119 | 0 | Auxiliary port address lines output to external logic | | aux_data15 - aux_data13<br>aux_data12 - aux_data9<br>aux_data8<br>aux_data7 - aux_data6<br>aux_data5 - aux_data3<br>aux_data2<br>aux_data1 - aux_data0 | 76 - 78<br>80 - 83<br>85<br>87 - 88<br>90 - 92<br>94<br>96 - 97 | I/O | Auxiliary port bidirectional data bus to external logic | | aux_cs | 69 | 0 | Auxiliary port chip select to external logic | | aux_oe | 74 | 0 | Auxiliary port output enable to enable external logic data onto the auxiliary data bus | | aux_rdy | 62 | I | Auxiliary port ready indication from external logic | | aux_we1<br>aux_we0 | 71<br>73 | 0 | Auxiliary port write strobes to external logic | | ram_cs | 67 | 0 | External RAM chip select | | rom_cs | 68 | 0 | External ROM chip select | | zv_data_valid | 132 | 0 | Zoom video port data valid signal | | zv_ext_clk | 129 | I | Zoom video port external clock input | | zv_hsync | 131 | 0 | Zoom video port horizontal sync signal | | zv_pix_clk | 126 | I/O | Zoom video port pixel clock for zoomed video data | | zv_vsync | 127 | 0 | Zoom video port vertical sync signal | #### miscellaneous | TERMINAL | | I/O | FUNCTION | |-------------------------|-----------|------|--------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | FUNCTION | | autoboot | 159 | I | Autoboot. Selects autoboot mode. When this terminal is tied high, autoboot mode is selected. | | gpio_data3 - gpio_data2 | 122 – 125 | I/O | Auxiliary port general-purpose programmable I/O signals | | link_cyclein | 137 | I | Optional 8kHz clock for use as the cycle clock | | link_cycleout | 140 | 0 | Cycle timer 8kHz clock output | | seeprom_clk | 133 | I/O | External serial EEPROM data clock | | seeprom_data | 134 | I/O | External serial EEPROM read/write data line | | test_enable/GND | 158 | I | Enables TEST_OUT for AND tree testing. This pin should be tied to GND if AND tree testing is not used. | | test_out | 140 | 0 | Output for AND tree testing | ## system block diagram The following figure illustrates a typical system implementation of the PCILynx-2. #### **Personal Computer** Figure 2. System Block Diagram #### functional block diagram Figure 3. Functional Block Diagram ### absolute maximum ratings over operating temperature ranges (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 4 V | |-----------------------------------------------------------------------------|-----------------------------------------------| | V <sub>CCP</sub> | 0.5 V to 6 V | | V <sub>CC5V</sub> | 0.5 V to 6 V | | Input voltage range for Universal PCI, V <sub>I</sub> : PCI | $-0.5 \text{ V}$ to $V_{CCP} + 0.5 \text{ V}$ | | Input voltage range for 5-V tolerant TTL/LVCMOS, V <sub>I</sub> : | $-0.5 \text{ V to V}_{CC5V} + 0.5 \text{ V}$ | | Output voltage range for Universal PCI, VO | $-0.5 \text{ V to V}_{CCP} + 0.5 \text{ V}$ | | Output voltage range for 5-V tolerant TTL/LVCMOS, VO | $-0.5 \text{ V to V}_{CC5V} + 0.5 \text{ V}$ | | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see Note 2) | $\dots \dots \pm 20 \text{ mA}$ | | Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ ) (see Note 3) | $\dots \dots \pm 20 \text{ mA}$ | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. Applies to external input and bidirectional buffers. For 5-V tolerant buffers, use V<sub>I</sub> > V<sub>CC5V</sub>. For Universal PCI, use V<sub>I</sub> > V<sub>CCP</sub>. ### recommended operating conditions (see Note 4) | | | | OPERATION | MIN | NOM | MAX | UNIT | |-------------------------------------------------------|---------------------------------|--|-----------|-----|------|--------------------|------| | Core voltage, V <sub>CC</sub> | Commercial | | 3.3 | 3 | 3.3 | 3.6 | V | | I/O voltage, VCCP | Commercial | | 5 | 3 | 5 | 5.5 | V | | I/O voltage, V <sub>CC5</sub> V | Commercial | | 5 | 3 | 5 | 5.5 | V | | High-level Input voltage, V <sub>IH</sub> † | | | 2 | | | V | | | Low-level Input voltage, V <sub>IL</sub> † | | | | | 0.8 | V | | | Input voltage, V <sub>I</sub> | Universal PCI | | 0 | | VCCP | V | | | input voitage, v <sub>1</sub> | 5-V tolerant | | | 0 | | V <sub>CC5</sub> V | V | | Output voltage, VO <sup>‡</sup> | Output voltage, VO <sup>‡</sup> | | | 0 | | Vcc | V | | Input transition times $(t_\Gamma$ and $t_f)$ , $t_t$ | | | | 0 | | 6 | ns | | Operating ambient temperature range, T <sub>A</sub> | | | | 0 | 25 | 70 | °C | | Virtual junction tempera | ture, T <sub>J</sub> § | | | 0 | 25 | 115 | °C | <sup>&</sup>lt;sup>†</sup> Applies for external input and bidirectional buffers without hysteresis. NOTE 3: Unused or floating pins (input or I/O) must be held high or low. <sup>2.</sup> Applies to external output and bidirectional buffers. For 5-V tolerant buffers, use VO > VCC5V. For Universal PCI, use VO > VCCP. <sup>‡</sup> Applies for external output buffers. <sup>§</sup> These junction temperatures reflect simulation conditions. Customer is responsible for verifying junction temperature. # TSB12LV21B (PCILynx-2) IEEE 1394 LINK LAYER CONTROLLER SLLS306-JULY 1998 # electrical characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | R | | OPERATION | TEST<br>CONDITIONS | MIN | MAX | UNIT | | | | |-----|----------------------------------------|-------------------------|---------|-----------|---------------------------|----------------------|---------------------|------|----------------------|--|-----| | | High-level output voltage (see Note 5) | PCI | | 3.3 V | I <sub>OH</sub> = -0.5 mA | 0.9 V <sub>C</sub> C | | | | | | | \/ | | | | 5 V | I <sub>OH</sub> = -2 mA | 2.4 | | V | | | | | VOH | | TTL/LVCMOS† | | | I <sub>OH</sub> = -18 mA | 2.4 | | V | | | | | | | TTL/LVCMOS <sup>‡</sup> | | | I <sub>OH</sub> = -14 mA | 2.4 | | | | | | | | Low-level output voltage | PCI | | 3.3 V | I <sub>OL</sub> = 1.5 mA | | 0.1 V <sub>CC</sub> | V | | | | | | | | | 5 V | $I_{OL} = 6 \text{ mA}$ | | 0.5 | | | | | | VOL | | TTL/LVCMOS† | | | I <sub>OL</sub> = 18 mA | | 0.5 | V | | | | | | | TTL/LVCMOS‡ | | | I <sub>OL</sub> = 14 mA | | 0.5 | | | | | | | Low-level input current | Input pins | Bushold | | V <sub>I</sub> = 0.8 V | | 20 | | | | | | ļ | | | Others | | V <sub>I</sub> = GND | | -1 | | | | | | ¹ı∟ | | 1/0 = :== | Bushold | | V <sub>I</sub> = 0.8 V | | 400 | μΑ | | | | | | | | 1/ | I/O pins | I/O pins | i/O pins | Others | | V <sub>I</sub> = GND | | -20 | | | High-level input current | Input pins | Bushold | | V <sub>I</sub> = 2 V | | -20 | | | | | | ήн | | | Others | | V <sub>I</sub> = 5.5 V | | 20 | 4 | | | | | | | 1/0 :: : | Bushold | | V <sub>I</sub> = 2 V | | -20 | μΑ | | | | | | | I/O pins | Others | | V <sub>I</sub> = 5.5 V | | 20 | | | | | <sup>†</sup> All PHY-link pins, aux\_clk(64), aux\_we1(71), and aux\_we0(73). NOTE 4: V<sub>OH</sub> is not tested on pci\_serr(31) or pci\_inta(166) due to open-drain output. <sup>‡</sup> All other TTL/LVCMOS pins ## PCI interface switching characteristics, see Figure 4 | | PARAMETER | MEASURED | TEST<br>CONDITION | MIN | TYP | MAX | UNIT | |------------------|----------------------------------------------------------------------------------|------------|-------------------|-----|-----|-----|------| | t <sub>su1</sub> | Setup time, pci_xx low or high to pci_clk high <sup>†</sup> | 40% to 40% | | 7 | | | ns | | t <sub>h1</sub> | Hold time, pci_clk high to pci_xx low or high <sup>†</sup> , pci_gnt low or high | 40% to 40% | | 0 | | | ns | | t <sub>d1</sub> | Delay time, pci_clk high to pci_xx low or high† | 40% to 40% | | 2 | | 11 | ns | | t <sub>su2</sub> | Setup time, pci_gnt low or high to pci_clk high | 40% to 40% | | 10 | | | ns | | t <sub>d2</sub> | Delay time, pci_clk high to pci_inta low or high | 40% to 40% | | 2 | | 13 | ns | In this case, pci\_xx refers to the following signals; pci\_ad31-0, pci\_cbe3-0, pci\_par, pci\_frame, pci\_irdy, pci\_trdy, pci\_devsel, pci\_stop, pci\_idsel, pci\_perr, pci\_serr, pci\_req. ## phy-link interface switching characteristics, see Figure 5 | | PARAMETER | MEASURED | TEST<br>CONDITION | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------------------------------------|----------------|-------------------|-----|-----|-----|------| | t <sub>su3</sub> | Setup time, phy_xx low or high to phy_clk high† | 1.3 V to 1.3 V | | 4 | | | ns | | t <sub>h2</sub> | Hold time, phy_clk high to phy_xx, link_cyclein low or high | 1.3 V to 1.3 V | | 1 | | | ns | | t <sub>d3</sub> | Delay time, phy_clk high to phy_xx, phy_lreq low or high <sup>†</sup> | 1.3 V to 1.3 V | | 3 | | 11 | ns | | t <sub>su4</sub> | Setup time, phy_clk high to link_cyclein low or high | 1.3 V to 1.3 V | | 5 | | | ns | | t <sub>d4</sub> | Delay time, phy_clk high to link_cycleout low or high | 1.3 V to 1.3 V | · | 3 | | 13 | ns | <sup>†</sup> In this case, phy\_xx refers to the following bidirectional signals; phy\_ctl1-0, phy\_data7-0. ## local bus switching characteristics, see Figure 6 | | PARAMETER | MEASURED | TEST<br>CONDITION | MIN | TYP | MAX | UNIT | |------------------|------------------------------------------------------------------------------------------------------------------------|----------------|-------------------|-----|-----|-----|------| | <sup>t</sup> d5 | Delay time, aux_clk high to aux_adr, aux_data15-0 (write), aux_oe valid <sup>†</sup> | 1.3 V to 1.3 V | | 0 | | 15 | ns | | t <sub>d6</sub> | Delay time, aux_clk high to rom_cs, ram_cs, aux_cs valid | 1.3 V to 1.3 V | | 0 | | 20 | ns | | <sup>t</sup> d7 | Delay time, aux_we0, aux_we1 high (deasserted) to aux_adr, aux_data15-0 (write), aux_oe, rom_cs, ram_cs, aux_cs valid | 1.3 V to 1.3 V | | 0.5 | | | ns | | t <sub>d8</sub> | Delay time, aux_clk low to aux_we0, aux_we1 low (asserted) | 1.3 V to 1.3 V | | 0 | | 10 | ns | | t <sub>d9</sub> | Delay time, aux_clk high to aux_we0, aux_we1 high (deasserted) | 1.3 V to 1.3 V | | 0 | | 10 | ns | | t <sub>d10</sub> | Delay time, aux_clk high to gpio_data3-0 valid | 1.3 V to 1.3 V | | 2 | | 15 | ns | | t <sub>su5</sub> | Setup time, aux_adr, adr_data15-0 (write), aux_oe, rom_cs, ram_cs, aux_cs valid before aux_we0, aux_we1 low (asserted) | 1.3 V to 1.3 V | | 5 | | | ns | | t <sub>su6</sub> | Setup time, aux_data15-0 (read), aux_rdy, gpio_data3-0 valid before aux_clk high | 1.3 V to 1.3 V | | 10 | | | ns | | t <sub>h</sub> 3 | Hold time, aux_data15–0 (read), aux_rdy, gpio_data3–1 invalid after aux_clk high | 1.3 V to 1.3 V | | 0 | | | ns | These signals are asserted asynchronously when a ZOOM port transfer imediately preceeds the local bus transfer. In all cases, the setup time to aux\_we1 and aux\_we0 and the number of waitstates remain the same. # TSB12LV21B (PCILynx-2) IEEE 1394 LINK LAYER CONTROLLER SLLS306-JULY 1998 # zoom video port switching characteristics, source clock = 30 ns with a 50% duty cycle | | PARAMETER | MEASURED | TEST<br>CONDITION | MIN | TYP | MAX | UNIT | |-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----|-----|-----|------| | t <sub>su7</sub> | Setup time, zv_hsync low, zv_vsync, zv_data_valid high before zv_pix_clk high | 1.3 V to 1.3 V | See Figure 4 | 12 | | | ns | | t <sub>h4</sub> | Hold time, zv_hsync high, zv_vsync, zv_data_valid low after zv_pix_clk low | 1.3 V to 1.3 V | See Figure 4 | 14 | | | ns | | t <sub>su8</sub> | Setup time, aux_data7–0 valid before zv_pix_clk high or low | 1.3 V to 1.3 V | See Figure 4 | 10 | | | ns | | t <sub>h5</sub> | Hold time, aux_data7-0 valid after zv_pix_clk high or low | 1.3 V to 1.3 V | See Figure 4 | 14 | | | ns | | <sup>t</sup> d11 | Delay time, zv_hsync low, zv_vsync, zv_data_valid high after zv_pix_clk low | 1.3 V to 1.3 V | See Figure 5 | -1 | | 3 | ns | | t <sub>d12</sub> | Delay time, aux_data7-0 invalid after zv_pix_clk low | 1.3 V to 1.3 V | See Figure 5 | -1 | | 5 | ns | | t <sub>su9</sub> | Setup time, zv_hsync low before zv_pix_clk high | 1.3 V to 1.3 V | See Figure 6 | 25 | | | ns | | th6 | Hold time, zv_hsync high after zv_pix_clk high | 1.3 V to 1.3 V | See Figure 6 | 14 | | | ns | | t <sub>su10</sub> | Setup time, zv_vsync high before zv_pix_clk high | 1.3 V to 1.3 V | See Figure 6 | 10 | | | ns | | t <sub>su11</sub> | Setup time, aux_data7–0 valid, zv_data_valid high before zv_pix_clk high | 1.3 V to 1.3 V | See Figure 6 | 25 | | · | ns | | t <sub>h7</sub> | Hold time, aux_data7–0 valid, zv_data-valid low after zv_pix_clk high | 1.3 V to 1.3 V | See Figure 6 | 14 | | | ns | NOTE A: In this case, pci\_xx refers to the following bidirectional signals; pci\_ad31-0, pci\_cbe3-0, pci\_par, pci\_frame, pci\_irdy, pci\_trdy, pci\_devsel, pci\_stop, pci\_idsel, pci\_perr, pci\_serr, pci\_req. phy\_xx (Bidirectional see Note A) phy\_lreq link\_cycleout link\_cyclein **Figure 4. PCI Interface Timing Waveforms** NOTE A: In this case, phy\_xx refers to the following bidirectional signals; phy\_ctl1-0, phy\_data7-0. Figure 5. Phy-Link Interface Timing Waveforms #### PARAMETER MEASUREMENT INFORMATION NOTE A: These signals are <u>asserted</u> asynchronously when a ZOOM port transfer immediately preceeds the local bus transfer. In all cases, the setup time to <u>aux\_we</u> and the number of wait states remains valid. Figure 6. Local Bus Timing Waveforms #### PARAMETER MEASUREMENT INFORMATION NOTES: A. The data is in 8-bit mode and zv\_pix\_clk is in divide-by-2 mode. - B. The timing for these waveforms is for write access to zoom address space. - C. The aux\_datax signal meets timing while the zv\_data\_valid signal is asserted. The aux\_datax signal can be asynchronous to zv\_pix\_clk at other times. - D. The polarity of zv\_pix\_clk depends on the setting of the invert\_zv\_clk register bit. The polarity shown in this figure is with invert\_zv\_clk = 0. - E. The timing of these waveforms is with a 30-ns source clock and a 50/50 duty cycle. Figure 7. Zoom Video IF Timing Waveforms (8 Bit, Divide-By-2 Mode) NOTES: A. The data is in 16-bit mode and zv\_pix\_clk is in divide-by-1 mode. - B. The timing for these waveforms is for write access to zoom address space. - C. The aux\_datax signal meets timing while the zv\_data\_valid signal is asserted. The aux\_datax signal can be asynchronous to zv\_pix\_clk at other times. - D. The polarity of $zv_pix_clk$ depends on the setting of the invert\_ $zv_clk$ register bit. The polarity shown in this figure is with invert\_ $zv_clk = 0$ . Figure 8. Zoom Video IF Timing Waveforms (16 Bit, Divide-By-1 Mode) #### PARAMETER MEASUREMENT INFORMATION NOTES: A. The data is in 16-bit mode and zv\_pix\_clk is in divide-by-2 mode. - B. The timing for these waveforms is for write access to zoom address space. - C. The aux\_datax signal meets timing while the zv\_data\_valid signal is asserted. The aux\_datax signal can be asynchronous to zv\_pix\_clk at other times. - D. The polarity of $zv_pix_clk$ depends on the setting of the invert\_ $zv_clk$ terminal. The polarity shown in this figure is with invert $zv_clk = 0$ . - E. The timing of these waveforms is with a 30-ns source clock and a 50/50 duty cycle. Figure 9. Zoom Video IF Timing Waveforms (16 Bit, Divide-By-2 Mode) #### APPLICATION INFORMATION #### power supply sequencing Turning power supplies on and off within a mixed 5-V/3.3-V system is an important consideration. A few basic rules need to be observed to avoid damaging PCILynx-2 devices. Check with the manufacturers of all components used in the 3.3-V to 5-V interface to ensure that no unique device characteristics exist that would lead to more restrictive rules. - When the 3.3-V supply is turned on before turning on the 5-V supply, PCILynx-2 output buffers in a logic 1 state can supply large amounts of current through their clamp diodes to the 5-V supply terminals (5V V<sub>CC</sub>). This can lead to excessive power dissipation and violation of current density limits. However, if the 5-V supply is turned on before the 3.3-V supply, the maximum drain-to-gate voltage of the n-channel transistors in the 5-V tolerant buffers exceeds the recommended value and the effects of channel-hot carries can be accelerated. - When turning on the power supply, all 3.3-V and 5-V supplies should start ramping up from 0 V and reach 95% of their end-point values within a 25-ms time window. All bus contention between the PCILynx-2 and external devices is eliminated by the end of the 25-ms time window. The preferred order of supply ramping is to ramp the 3.3-V supply followed by the 5-V supply. This order is not mandatory, but it allows a larger cumulative number of power supply events than the reverse order. - When turning off the power supply, all 3.3-V and 5-V supplies should start ramping down from steady state values and reach 5% of these values within a 25-ms window. All bus contention between the PCILynx–2 and external devices is eliminated by the end of the 25-ms time window. The preferred order of supply ramping is to ramp down the 5-V supply followed by the 3.3-V supply. This order is not mandatory, but it allows a larger cumulative number of power-supply off events than the reverse order. - A cumulative total of 250 seconds of power supply turnon and turnoff events is allowed during the operating lifetime of the PCILynx-2 under worst-case conditions. Worst-case conditions are where the 5-V supply is ramped up before the 3.3-V supply and the 3.3-V supply is ramped down before the 5-V supply. If the maximum time window of the 25 ms is used, a total of 10,000 power supply on or off events can occur as long as the 25-ms time window is observed. - An additional precaution must be observed when the PCILynx–2 is connected to a 5-V IEEE 1394 physical-layer device that is powered from the 1394 cable. In this case, it is possible for the physical-layer device to have power while the PCILynx–2 does not. It is essential that the physical-layer device must not supply a high signal on any terminal that connects to the PCILynx–2 while the PCILynx-2 power is off. This is normally achieved through the use of the link-power status terminal on the physical-layer device. If any of these precautions and guidelines are not followed, the PCILynx-2 device can experience possible failures related to overheating, accumulation of channel-hot carriers, and/or metal migration due to excessive current density. #### **MECHANICAL INFORMATION** #### PGF (S-PQFP-G176) #### PLASTIC QUAD FLATPACK NOTES: F. All linear dimensions are in millimeters. G. This drawing is subject to change without notice. H. Falls within JEDEC MS-026 #### IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated