D PACKAGE (TOP VIEW)

2

4

3

8

7

6 🛛 V<sub>DD</sub>

5

IN1-

GND

VO2

VO1

IN2-

MUTE

**BYPASS** 

SLOS210 - JUNE 1998

- High-Fidelity Line-Out/HP Driver
- 75-mW Stereo Output
- PC Power Supply Compatible
- Pop Reduction Circuitry
- Internal Mid-Rail Generation
- Thermal and Short-Circuit Protection
- Surface Mount Packaging
- Pin Compatible with TPA302

### description

The TPA152 is a stereo audio power amplifier capable of less than 0.1% THD+N at 1 kHz when delivering 75 mW per channel into a 32- $\Omega$  load. THD+N is less than 0.2% across the audio band of 20 to 20 kHz. For 10 k $\Omega$  loads, the THD+N performance is better than 0.005% at 1 kHz, and less than 0.01% across the audio band of 20 to 20 kHz.

The TPA152 is ideal for use as an output buffer for the audio CODEC in PC systems. It is also excellent for use where a high-performance head phone/line-out amplifier is needed. Depop circuitry is integrated to reduce transients during power up, power down, and mute mode.

Amplifier gain is externally configured by means of two resistors per input channel and does not require external compensation for settings of 1 to 10. The TPA152 is packaged in the 8-pin SOIC (D) package that reduces board space and facilitates automated assembly.

### typical application circuit





SLOS210 - JUNE 1998

#### AVAILABLE OPTIONS

| T.                                                  | PACKAGED DEVICE |  |  |  |
|-----------------------------------------------------|-----------------|--|--|--|
| TA                                                  | SMALL OUTLINE   |  |  |  |
| -40°C to 85°C TPA152D <sup>†</sup>                  |                 |  |  |  |
| t The Dipackages are available taped and reeled. To |                 |  |  |  |

<sup>†</sup> The D packages are available taped and reeled. To order a taped and reeled part, add the suffix R (e.g., TPA152DR)

### **Terminal Functions**

| TERMIN          | IAL | 1/0 | DESCRIPTION                                                                                                                                               |  |  |  |
|-----------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME            | NO. | "0  | DESCRIPTION                                                                                                                                               |  |  |  |
| BYPASS          | 3   |     | BYPASS is the tap to the voltage divider for internal mid-supply bias. This terminal should be connected to a $0.1$ - $\mu$ F to $1$ - $\mu$ F capacitor. |  |  |  |
| GND             | 7   |     | ID is the ground connection.                                                                                                                              |  |  |  |
| IN1-            | 8   | I   | 1- is the inverting input for channel 1.                                                                                                                  |  |  |  |
| IN2-            | 4   | I   | N2- is the inverting input for channel 2.                                                                                                                 |  |  |  |
| MUTE            | 2   | I   | logic high puts the device into MUTE mode.                                                                                                                |  |  |  |
| V <sub>DD</sub> | 6   | I   | V <sub>DD</sub> is the supply voltage terminal.                                                                                                           |  |  |  |
| VO1             | 1   | 0   | /O1 is the audio output for channel 1.                                                                                                                    |  |  |  |
| VO2             | 5   | 0   | VO2 is the audio output for channel 1.                                                                                                                    |  |  |  |



SLOS210 - JUNE 1998

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage, V <sub>DD</sub>                           |                                                   |
|-----------------------------------------------------------|---------------------------------------------------|
| Input voltage, V <sub>I</sub>                             | ––––––––––––––––––––––––––––––––––––––            |
| Continuous total power dissipation                        | Internally Limited (See Dissipation Rating Table) |
| Operating junction temperature range, T <sub>J</sub>      |                                                   |
| Operating case temperature range, T <sub>C</sub>          |                                                   |
| Storage temperature range, T <sub>stg</sub>               | −65°C to 150°C                                    |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seco | onds 260°C                                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{A} \leq 25^{\circ}C$ | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|---------|--------------------------|-----------------|-----------------------|-----------------------|
| D       | 724 mW                   | 5.8 mW/°C       | 464 mW                | 376 mW                |

### recommended operating conditions

|                                                | MIN | MAX | UNIT |
|------------------------------------------------|-----|-----|------|
| Supply voltage, V <sub>DD</sub>                | 4.5 | 5.5 | V    |
| Operating free-air temperature, T <sub>A</sub> | -40 | 85  | °C   |

## dc electrical characteristics at $T_{A}$ = 25°C, $V_{DD}$ = 5 V

|           | PARAMETER                    | TEST CONDITIONS                  | MIN | TYP | MAX | UNIT |
|-----------|------------------------------|----------------------------------|-----|-----|-----|------|
| IVIO      | Input offset voltage         |                                  |     |     | 10  | mV   |
| PSRR      | Power supply rejection ratio | V <sub>DD</sub> = 4.9 V to 5.1 V |     | 81  |     | dB   |
| IDD       | Supply current               | See Figure 13                    |     | 5.5 | 14  | mA   |
| IDD(MUTE) | Supply current in MUTE       |                                  |     | 5.5 | 14  | mA   |
| ZI        | Input impedance              |                                  |     | >1  |     | MΩ   |

### ac operating characteristics V<sub>DD</sub> = 5 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 32 $\Omega$ (unless otherwise noted)

|                | PARAMETER                            | TE                                      | ST CONDITION        | IS            | MIN | TYP  | MAX | UNIT    |
|----------------|--------------------------------------|-----------------------------------------|---------------------|---------------|-----|------|-----|---------|
| РО             | Output power (each channel)          | $THD \leq 0.03\%,$                      | Gain = 1,           | See Figure 1  |     | 75†  |     | mW      |
| THD+N          | Total harmonic distortion plus noise | P <sub>O</sub> = 75 mW,<br>See Figure 2 | 20 Hz–20 kHz        | z, Gain = 1,  |     | 0.2% |     |         |
| вом            | Maximum output power bandwidth       | G = 5,                                  | THD <0.6%,          | See Figure 2  |     | >20  |     | kHz     |
|                | Phase margin                         | Open loop,                              | See Figure 16       | 6             |     | 80°  |     |         |
| <b>k</b> SVR   | Supply voltage rejection ratio       | 1 kHz,                                  | $C_B = 1 \ \mu F$ , | See Figure 12 |     | 65   |     | dB      |
|                | Mute attenuation                     | See Figure 15                           |                     |               |     | 110  |     | dB      |
|                | Ch/Ch output separation              | See Figure 13                           |                     |               |     | 102  |     | dB      |
|                | Signal-to-Noise ratio                | $V_{O} = 1 V_{(rms)},$                  | Gain = 1            | See Figure 11 |     | 104  |     | dB      |
| v <sub>n</sub> | Noise output voltage                 | See Figure 10                           |                     |               |     | 6    |     | μV(rms) |

<sup>†</sup>Measured at 1 kHz.

NOTES: 1. The dc output voltage is approximately  $V_{DD}/2$ .

2. Output power is measured at the output pins of the IC at 1 kHz.



SLOS210 - JUNE 1998

# ac operating characteristics V\_DD = 5 V, T\_A = 25°C, R\_L = 10 k\Omega

|                | PARAMETER                            | TE                             | TEST CONDITIONS     |               |  | TYP    | MAX | UNIT    |
|----------------|--------------------------------------|--------------------------------|---------------------|---------------|--|--------|-----|---------|
| THD+N          | Total harmonia distortion plus poiso | VI = 1 V(rms),<br>See Figure 6 | 20 Hz–20 kHz        | z, Gain = 1,  |  | 0.005% |     |         |
| I HU+N         | Total harmonic distortion plus noise | VO(PP) = 4 V,<br>See Figure 8  | 20 Hz–20 kHz        | z, Gain = 1,  |  | 0.005% |     |         |
| BOM            | Maximum output power bandwidth       | G = 5,                         | THD <0.02%,         | See Figure 6  |  | >20    |     | kHz     |
|                | Phase margin                         | Open loop,                     | See Figure 16       | 3             |  | 80°    |     |         |
| <b>k</b> SVR   | Supply voltage rejection ratio       | 1 kHz,                         | $C_B = 1 \ \mu F$ , | See Figure 12 |  | 65     |     | dB      |
|                | Mute attenuation                     | See Figure 15                  |                     |               |  | 110    |     | dB      |
|                | Ch/Ch output separation              | See Figure 13                  |                     |               |  | 102    |     | dB      |
|                | Signal-to-Noise ratio                | $V_{O} = 1 V_{(rms)}$          | Gain = 1,           | See Figure 11 |  | 104    |     | dB      |
| v <sub>n</sub> | Noise output voltage                 | See Figure 10                  |                     |               |  | 6      |     | μV(rms) |

<sup>†</sup>Measured at 1 kHz.

## **TYPICAL CHARACTERISTICS**

### Table of Graphs

|       |                                      |                    | FIGURE           |
|-------|--------------------------------------|--------------------|------------------|
| THD+N | Total harmonic distortion plus noise | vs Output power    | 1, 4             |
| THD+N | Total harmonic distortion plus noise | vs Frequency       | 2, 3, 6, 8,<br>9 |
| THD+N | Total harmonic distortion plus noise | vs Output voltage  | 5, 7             |
| Vn    | Output noise voltage                 | vs Frequency       | 10               |
| SNR   | Signal-to-noise ratio                | vs Gain            | 11               |
| PSRR  | Power supply rejection ratio         | vs Frequency       | 12               |
|       | Crosstalk                            | vs Frequency       | 13, 14           |
|       | Mute Attenuation                     | vs Frequency       | 15               |
|       | Open-loop gain                       | vs Frequency       | 16, 17           |
|       | Closed-loop gain                     | vs Frequency       | 18               |
| IDD   | Supply current                       | vs Supply voltage  | 19               |
| PO    | Output power                         | vs Load resistance | 20               |
| PD    | Power dissipation                    | vs Output power    | 21               |







SLOS210 - JUNE 1998









SLOS210 - JUNE 1998









SLOS210 - JUNE 1998







Figure 21



SLOS210 - JUNE 1998

### **APPLICATION INFORMATION**

### selection of components

Figure 22 is a schematic diagram of a typical application circuit.



<sup>†</sup> These resistor are optional. Adding these resistors improves the depop performance of the TPA152.

Figure 22. TPA152 Typical Application Circuit



### **APPLICATION INFORMATION**

#### gain setting resistors, R<sub>F</sub> and R<sub>I</sub>

The gain for the TPA152 is set by resistors  $R_F$  and  $R_I$  according to equation 1.

$$Gain = -\left(\frac{R_F}{R_I}\right)$$
(1)

Given that the TPA152 is a MOS amplifier, the input impedance is very high, consequently input leakage currents are not generally a concern although noise in the circuit increases as the value of  $R_F$  increases. In addition, a certain range of  $R_F$  values are required for proper startup operation of the amplifier. Taken together it is recommended that the effective impedance seen by the inverting node of the amplifier be set between 5 k $\Omega$  and 20 k $\Omega$ . The effective impedance is calculated in equation 2.

$$\frac{\text{Effective}}{\text{Impedance}} = \frac{R_F R_I}{R_F + R_I}$$
(2)

As an example, consider an input resistance of 20 k $\Omega$  and a feedback resistor of 20 k $\Omega$ . The gain of the amplifier would be -1 and the effective impedance at the inverting terminal would be 10 k $\Omega$ , which is within the recommended range.

For high performance applications, metal film resistors are recommended because they tend to have lower noise levels than carbon resistors. For values of  $R_F$  above 50 k $\Omega$ , the amplifier tends to become unstable due to a pole formed from  $R_F$  and the inherent input capacitance of the MOS input structure. For this reason, a small compensation capacitor of approximately 5 pF should be placed in parallel with  $R_F$ . This, in effect, creates a low-pass filter network with the cutoff frequency defined in equation 3.

$$f_{co(lowpass)} = \frac{1}{2\pi R_F C_F}$$
(3)

For example if  $R_F$  is 100 k $\Omega$  and  $C_F$  is 5 pF then  $f_{co(lowpass)}$  is 318 kHz, which is well outside the audio range.

#### input capacitor, CI

In the typical application, an input capacitor,  $C_I$ , is required to allow the amplifier to bias the input signal to the proper dc level for optimum operation. In this case,  $C_I$  and  $R_I$  form a high-pass filter with the corner frequency determined in equation 4.

$$f_{co(highpass)} = \frac{1}{2\pi R_1 C_1}$$
(4)

The value of  $C_I$  is important to consider as it directly affects the bass (low frequency) performance of the circuit. Consider the example where  $R_I$  is 20 k $\Omega$  and the specification calls for a flat bass response down to 20 Hz. Equation 4 is reconfigured as equation 5.

$$C_{I} = \frac{1}{2\pi R_{I} f_{co(highpass)}}$$
(5)

In this example,  $C_I$  is 0.40  $\mu$ F, so one would likely choose a value in the range of 0.47  $\mu$ F to 1  $\mu$ F. A further consideration for this capacitor is the leakage path from the input source through the input network ( $R_I$ ,  $C_I$ ) and the feedback resistor ( $R_F$ ) to the load. This leakage current creates a dc offset voltage at the input to the amplifier that reduces useful headroom, especially in high-gain applications (> 10). For this reason a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications, as the dc level there is held at  $V_{DD}/2$ , which is likely higher that the source dc level. Please note that it is important to confirm the capacitor polarity in the application.



SLOS210 – JUNE 1998

### **APPLICATION INFORMATION**

#### power supply decoupling, CS

The TPA152 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure that the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. The optimum decoupling is achieved by using two capacitors of different types that target different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F, placed as close as possible to the device V<sub>DD</sub> lead, works best. For filtering lower-frequency noise signals, a larger aluminum electrolytic capacitor of 10  $\mu$ F or greater placed near the power amplifier is recommended.

#### midrail bypass capacitor, CB

The midrail bypass capacitor,  $C_B$ , serves several important functions. During startup or recovery from shutdown mode,  $C_B$  determines the rate at which the amplifier starts up. This helps to push the start-up pop noise into the subaudible range (so slow it can not be heard). The second function is to reduce noise produced by the power supply caused by coupling into the output drive signal. This noise is from the midrail generation circuit internal to the amplifier. The capacitor is fed from a 160-k $\Omega$  source inside the amplifier. To keep the start-up pop as low as possible, the relationship shown in equation 6 should be maintained.

$$\frac{1}{\left(\mathsf{C}_{\mathsf{B}} \times 160 \ \mathsf{k}\Omega\right)} \leq \frac{1}{\left(\mathsf{C}_{\mathsf{I}}\mathsf{R}_{\mathsf{I}}\right)} \tag{6}$$

As an example, consider a circuit where  $C_B$  is 1  $\mu$ F,  $C_I$  is 1  $\mu$ F and  $R_I$  is 20 k $\Omega$ . Inserting these values into the equation 9 results in:

6.25 ≤ 50

which satisfies the rule. Bypass capacitor, C<sub>B</sub>, values of 0.1  $\mu$ F to 1  $\mu$ F ceramic or tantalum low-ESR capacitors are recommended for the best THD and noise performance.

### output coupling capacitor, C<sub>C</sub>

In the typical single-supply single-ended (SE) configuration, an output coupling capacitor ( $C_C$ ) is required to block the dc bias at the output of the amplifier thus preventing dc currents in the load. As with the input coupling capacitor, the output coupling capacitor and impedance of the load form a high-pass filter governed by equation 7.

$$f_{(\text{out high})} = \frac{1}{2\pi R_L C_C}$$
(7)

The main disadvantage, from a performance standpoint, is that the load impedances are typically small, which drive the low-frequency corner higher. Large values of C<sub>C</sub> are required to pass low frequencies into the load. Consider the example where a C<sub>C</sub> of 68  $\mu$ F is chosen and loads vary from 32  $\Omega$  to 47 k $\Omega$ . Table 1 summarizes the frequency response characteristics of each configuration.



### **APPLICATION INFORMATION**

| RL       | с <sub>С</sub> | Lowest Frequency |
|----------|----------------|------------------|
| 32 Ω     | 68 μF          | 73 Hz            |
| 10,000 Ω | 68 μF          | 0.23 Hz          |
| 47,000 Ω | 68 μF          | 0.05 Hz          |

As Table 1 indicates, headphone response is adequate and drive into line level inputs (a home stereo for example) is very good.

The output coupling capacitor required in single-supply SE mode also places additional constraints on the selection of other components in the amplifier circuit. With the rules described earlier still valid, add the following relationship:

$$\frac{1}{\left(\mathsf{C}_{\mathsf{B}}\times 160 \ \mathsf{k}\Omega\right)} \leq \frac{1}{\left(\mathsf{C}_{\mathsf{I}}\mathsf{R}_{\mathsf{I}}\right)} \ll \frac{1}{\mathsf{R}_{\mathsf{L}}\mathsf{C}_{\mathsf{C}}} \tag{8}$$

### output pull-down resistor, R<sub>C</sub> + R<sub>O</sub>

Placing a  $100-\Omega$  resistor, R<sub>C</sub>, from the output side of the coupling capacitor to ground insures the coupling capacitor, C<sub>C</sub>, is charged before a plug is inserted into the jack. Without this resistor, the coupling capacitor would charge rapidly upon insertion of a plug, leading to an audible pop in the headphones.

Placing a 20-k $\Omega$  resistor, R<sub>O</sub>, from the output of the IC to ground insures that the coupling capacitor fully discharges at power down. If the supply is rapidly cycled without this capacitor, a small pop may be audible in 10-k $\Omega$  loads.

### using low-ESR capacitors

Low-ESR capacitors are recommended throughout this applications section. A real capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance, the more the real capacitor behaves like an ideal capacitor.



SLOS210 - JUNE 1998

MECHANICAL DATA

### D (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

#### **14 PIN SHOWN**



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated