

# **DM54166** 8-Bit Parallel In/Serial Out Shift Registers

### **General Description**

These parallel-in or serial-in, serial-out shift registers feature gated clock inputs and an overriding clear input. All inputs are buffered to lower the drive requirements to one normalized load, and input clamping diodes minimize switching transients to simplify system design. The load mode is established by the shift/load input. When high, this input enables the serial data input and couples the eight flip-flops for serial shifting with each clock pulse. When low, the parallel (broadside) data inputs are enabled and synchronous loading occurs on the next clock pulse. During parallel loading, serial data flow is inhibited. Clocking is accomplished on

the low-to-high-level edge of the clock pulse through a twoinput NOR gate, permitting one input to be used as a clockenable or clock-inhibit function. Holding either of the clock inputs high inhibits clocking; holding either low enables the other clock input. This allows the system clock to be freerunning, and the register can be stopped on command with the other clock input. The clock-inhibit input should be changed to the high level only while the clock input is high. A buffered, direct clear input overrides all other inputs, including the clock, and sets all flip-flops to zero.

## **Connection Diagram**

#### **Dual-In-Line Package**



TL/F/6554-1

Order Number DM54166J See NS Package Number J16A

### **Function Table**

| Inputs |        |         |        |        | Internal |                 |                |                 |
|--------|--------|---------|--------|--------|----------|-----------------|----------------|-----------------|
| Clear  | Shift/ | Clock   | Clock  | Serial | Parallel |                 | puts           | Output          |
| Oloui  | Load   | Inhibit | O.OO.K | Cornar | АН       | Q <sub>A</sub>  | Q <sub>B</sub> | Q <sub>H</sub>  |
| L      | Х      | Х       | Х      | Х      | X        | L               | L              | L               |
| Н      | X      | L       | L      | X      | X        | Q <sub>A0</sub> | $Q_{B0}$       | Q <sub>H0</sub> |
| Н      | L      | L       | ↑      | X      | ah       | a               | b              | h               |
| Н      | Н      | L       | ↑      | Н      | X        | Н               | $Q_{An}$       | Q <sub>Gn</sub> |
| Н      | Н      | L       | ↑      | L      | X        | L               | $Q_{An}$       | Q <sub>Gn</sub> |
| Н      | Х      | Н       | ↑      | Х      | X        | Q <sub>A0</sub> | $Q_{B0}$       | Q <sub>H0</sub> |

 $H = High \ Level \ (steady \ state), \ L = Low \ Level \ (steady \ state)$ 

X = Don't Care (any input, including transitions)

↑ = Transition from Low to High Level

 $a\,\ldots\,h\,=\,$  The level of stead-state input at inputs A through H, respectively

 $Q_{A0},\,Q_{B0},\,Q_{H0}\,=\,$  The level of  $Q_{A},\,Q_{B},\,Q_{H},\,$  respectively, before the indicated steady-state

input conditions were established

 $Q_{An}$ ,  $Q_{Gn}$  = The level of  $Q_A$ ,  $Q_G$ , respectively, before the most recent  $\uparrow$  transition of the clock

### **Absolute Maximum Ratings (Note)**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage 7V
Input Voltage 5.5V
Operating Free Air Temperature Range
DM54 -55°C to +125°C

Storage Temperature Range

Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

## **Recommended Operating Conditions**

| Symbol           | Paramet                        |       | DM54166 |     |      |       |
|------------------|--------------------------------|-------|---------|-----|------|-------|
| Symbol           | rai ailletei                   |       | Min     | Nom | Max  | Units |
| V <sub>CC</sub>  | Supply Voltage                 | 4.5   | 5       | 5.5 | V    |       |
| V <sub>IH</sub>  | High Level Input Voltage       |       | 2       |     |      | ٧     |
| V <sub>IL</sub>  | Low Level Input Voltage        |       |         |     | 0.8  | ٧     |
| ГОН              | High Level Output Current      |       |         |     | -0.8 | mA    |
| l <sub>OL</sub>  | Low Level Output Current       |       |         |     | 16   | mA    |
| f <sub>CLK</sub> | Clock Frequency (Note 4)       |       | 0       |     | 25   | MHz   |
| $t_{W}$          | Pulse Width (Note 4)           | Clock | 24      |     |      | ns    |
|                  |                                | Clear | 20      |     |      | 110   |
| t <sub>SU</sub>  | Setup Time (Note 4)            | Mode  | 30      |     |      | - ns  |
|                  |                                | Data  | 20      |     |      |       |
| t <sub>H</sub>   | Data Hold Time (Note 4)        |       | 0       |     |      | ns    |
| T <sub>A</sub>   | Free Air Operating Temperature |       | -55     |     | 125  | °C    |

-65°C to +150°C

# **Electrical Characteristics** over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                            | Conditions                                                   | Min | Typ<br>(Note 1) | Max  | Units |
|-----------------|--------------------------------------|--------------------------------------------------------------|-----|-----------------|------|-------|
| VI              | Input Clamp Voltage                  | $V_{CC} = Min, I_I = -12 \text{ mA}$                         |     |                 | -1.5 | ٧     |
| V <sub>OH</sub> | High Level Output Voltage            | $V_{CC} = Min, I_{OH} = Max$<br>$V_{IL} = Max, V_{IH} = Min$ | 2.4 |                 |      | ٧     |
| V <sub>OL</sub> | Low Level Output Voltage             | $V_{CC} = Min, I_{OL} = Max$<br>$V_{IH} = Min, V_{IL} = Max$ |     |                 | 0.4  | V     |
| II              | Input Current @ Max<br>Input Voltage | $V_{CC} = Max, V_I = 5.5V$                                   |     |                 | 1    | mA    |
| I <sub>IH</sub> | High Level Input Current             | $V_{CC} = Max, V_I = 2.4V$                                   |     |                 | 40   | μΑ    |
| I <sub>IL</sub> | Low Level Input Current              | $V_{CC} = Max, V_I = 0.4V$                                   |     |                 | -1.6 | mA    |
| los             | Short Circuit Output Current         | V <sub>CC</sub> = Max (Note 2)                               | -20 |                 | -57  | mA    |
| Icc             | Supply Current                       | V <sub>CC</sub> = Max (Note 3)                               |     | 72              | 104  | mA    |

Note 1: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

Note 2: Not more than one output should be shorted at a time.

Note 3: With all outputs open, 4.5V applied to the SERIAL input, all other inputs except CLOCK grounded, I<sub>CC</sub> is measured after a momentary ground, then 4.5V, is applied to the CLOCK.

Note 4:  $T_A = 25^{\circ}C$  and  $V_{CC} = 5V$ .

| Switching Characteristics | at $V_{CC} = 5V$ and $T_{\Delta} = 25^{\circ}$ C (See Section 1 for Test Waveforms and Output Load) |
|---------------------------|-----------------------------------------------------------------------------------------------------|
| SWILCHING CHALACTERISTICS | at $V_{CC} = 5V$ and $V_{A} = 25^{\circ}C$ (See Section 1 for 1est waveforms and Output Load)       |

| Symbol           | Parameter                                          | From (Input)<br>To (Output) | $R_L = 400\Omega$ | Units |       |
|------------------|----------------------------------------------------|-----------------------------|-------------------|-------|-------|
| Symbol           | raiametei                                          |                             | Min               | Max   | Onits |
| f <sub>MAX</sub> | Maximum Clock Frequency                            |                             | 25                |       | MHz   |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Clock to<br>Output          | 8                 | 26    | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clock to<br>Output          | 8                 | 30    | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clear to<br>Output          |                   | 35    | ns    |

# **Logic Diagram**



TL/F/6554-2





TL/F/6554-3

TL/F/6554-4

H L H L H L H

SERIAL SHIFT

### **Parameter Measurement Information**

SERIAL SHIFT

OUTPUT QH

CLEAR

### Voltage Waveforms



**Test Table for Synchronous Inputs** 

| Data Input<br>For Test | Shift/Load | Output Tested<br>(See Note C)               |  |  |
|------------------------|------------|---------------------------------------------|--|--|
| H<br>Serial Input      | 0V<br>4.5V | $Q_H$ at T $_{N~+~1}$ $Q_H$ at T $_{N~+~8}$ |  |  |

Note A: The clock pulse has the following characteristics:

 $t_{W(clock)} \ge$  20 ns and PRR = 1 MHz.

 $W_{\text{(clear)}} \ge 10$  and  $W_{\text{(clear)}} \ge 10$  has the following characteristics:  $W_{\text{(clear)}} \ge 20$  ns and  $t_{\text{HOLD}} = 0$  ns. When testing  $f_{\text{MAX}}$ , vary the clock PRR.

Note B: A clear pulse is applied prior to each test.

Note C: Propagation delay times (tpLH and tpHL) are measured at  $t_{n~+~1}.$  Proper shifting of data is verified at  $t_{n~+~8}$  with a functional test.

Note D:  $t_n = bit$  time before clocking transition.

 $t_{n\ +\ 8}$  = bit time after one clocking transition.

Note E:  $V_{REF} = 1.5V$  for 166.



### Physical Dimensions inches (millimeters) 0.220-0.310 0.037 ± 0.005 [0.94 ± 0.13] TYP 0.290-0.320 [7.37-8.13] 0.005 [0.13] GLASS SEALANT ₩IN TYP 0.020-0.060 TYP [0.51-1.52] 0.200 0.180 MAX [4.57] [5.08] MAX TYP 0.010 ± 0.002 [0.25 ± 0.05] TYP 0.150 MIN TYP [3.81] \* 0.125-0.200 TYP — [3.18-5.08] TYP — 0.080 MAX BOTH ENDS 90° ± 4° 95°±5° TYP 0.310-0.410 [7.87-10.41] 0.018 ± 0.003 [0.46 ± 0.08] TYP J16A (REV I) 0.100 ± 0.010 [2.54 ± 0.25] 16-Lead Ceramic Dual-In-Line Package (J) Order Number DM54166J NS Package Number J16A

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** Hong Kong Ltd.

13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd.
Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408