National Semiconductor

# LF444 Quad Low Power JFET **Input Operational Amplifier**

## **General Description**

Vcc O

-VFF C

LF444XYZ

X indicates electrical grade

Ŧ

The LF444 quad low power operational amplifier provides many of the same AC characteristics as the industry standard LM148 while greatly improving the DC characteristics of the LM148. The amplifier has the same bandwidth, slew rate, and gain (10  $k\Omega$  load) as the LM148 and only draws one fourth the supply current of the LM148. In addition the well matched high voltage JFET input devices of the LF444 reduce the input bias and offset currents by a factor of 10,000 over the LM148. The LF444 also has a very low equivalent input noise voltage for a low power amplifier.

The LF444 is pin compatible with the LM148 allowing an immediate 4 times reduction in power drain in many applications. The LF444 should be used wherever low power dissipation and good electrical characteristics are the major considerations.

# Features

- $\frac{1}{4}$  supply current of a LM148 200  $\mu$ A/Amplifier (max) Low input bias current 50 pA (max)
- High gain bandwidth
- High slew rate
- Low noise voltage for low power
- Low input noise current
- High input impedance
- High gain  $V_O = \pm 10V$ ,  $R_L = 10k$
- **Simplified Schematic**





BI-FET™ and BI-FET II™ are trademarks of National Semiconductor Corporation

© 1995 National Semiconductor Corporation TL/H/9156

RRD-B30M115/Printed in U. S. A.

\_F444 Quad Low Power JFET Input Operational Amplifie

1 MHz

1 V/μs

 $10^{12}\Omega$ 

50k (min)

 $35 \text{ nV}/\sqrt{\text{Hz}}$ 

 $0.01 \text{ pA}/\sqrt{\text{Hz}}$ 

December 1994

#### **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales LF444A/LF444 Operating Temperature Range (Note 4) Office/Distributors for availability and specifications. $-65^{\circ}C \leq T_{A} \leq 150^{\circ}C$ Storage Temperature Range LF444A LF444 Rating to ESD Tolerance (Note 10) Supply Voltage $\pm\,18V$ $\pm 22V$ be determined $\pm 38V$ $\pm 30V$ Differential Input Voltage Soldering Information Input Voltage Range ±19V $\pm 15V$ Dual-In-Line Packages (Soldering, 10 sec.) Small Outline Package Vapor Phase (60 sec.) (Note 1) 260°C **Output Short Circuit** Continuous Continuous Duration (Note 2) 215°C D Package N, M Packages Infrared (15 sec.) 220°C Power Dissipation 900 mW 670 mW See AN-450 "Surface Mounting Methods and Their Effect (Notes 3 and 9) on Product Reliability" for other methods of soldering sur-T<sub>j</sub> max 150°C 115°C face mount devices. $\theta_{jA}$ (Typical) 100°C/W 85°C/W DC Electrical Characteristics (Note 5)

| Symbol                     | Parameter                             | Conditions                                    |                        | LF444A |            |     | LF444 |            |     | 11     |
|----------------------------|---------------------------------------|-----------------------------------------------|------------------------|--------|------------|-----|-------|------------|-----|--------|
|                            |                                       |                                               |                        | Min    | Тур        | Max | Min   | Тур        | Max | Units  |
| V <sub>OS</sub>            | Input Offset Voltage                  | $R_{S} = 10k, T_{A} = 25^{\circ}C$            |                        |        | 2          | 5   |       | 3          | 10  | mV     |
|                            |                                       | $0^{\circ}C \leq T_A \leq +$                  | - 70°C                 |        |            | 6.5 |       |            | 12  | mV     |
|                            |                                       | $-55^{\circ}C \leq T_{A}$                     | ≤ +125°C               |        |            | 8   |       |            |     | mV     |
| $\Delta V_{OS} / \Delta T$ | Average TC of Input<br>Offset Voltage | $R_{S} = 10 k\Omega$                          |                        |        | 10         |     |       | 10         |     | μ٧/°0  |
| I <sub>OS</sub>            | Input Offset Current                  | V <sub>S</sub> = ±15V<br>(Notes 5, 6)         | $T_j = 25^{\circ}C$    |        | 5          | 25  |       | 5          | 50  | pА     |
|                            |                                       |                                               | T <sub>j</sub> = 70°C  |        |            | 1.5 |       |            | 1.5 | nA     |
|                            |                                       |                                               | T <sub>j</sub> = 125°C |        |            | 10  |       |            |     | nA     |
| IB                         | Input Bias Current                    | V <sub>S</sub> = ±15V<br>(Notes 5, 6)         | T <sub>j</sub> = 25°C  |        | 10         | 50  |       | 10         | 100 | pА     |
|                            |                                       |                                               | T <sub>j</sub> = 70°C  |        |            | 3   |       |            | 3   | nA     |
|                            |                                       |                                               | T <sub>j</sub> = 125°C |        |            | 20  |       |            |     | nA     |
| R <sub>IN</sub>            | Input Resistance                      | $T_j = 25^{\circ}C$                           | •••                    |        | 1012       |     |       | 1012       |     | Ω      |
| A <sub>VOL</sub>           | Large Signal Voltage<br>Gain          |                                               |                        | 50     | 100        |     | 25    | 100        |     | V/mV   |
|                            |                                       | Over Temperature                              |                        | 25     |            |     | 15    |            |     | V/m\   |
| Vo                         | Output Voltage Swing                  | $V_{S} = \pm 15V, R_{L} = 10 \text{ k}\Omega$ |                        | ±12    | ±13        |     | ±12   | ±13        |     | V      |
| V <sub>CM</sub>            | Input Common-Mode<br>Voltage Range    |                                               |                        | ±16    | +18<br>-17 |     | ±11   | +14<br>-12 |     | v<br>v |
| CMRR                       | Common-Mode<br>Rejection Ratio        | $R_S \le 10 \ k\Omega$                        |                        | 80     | 100        |     | 70    | 95         |     | dB     |
| PSRR                       | Supply Voltage<br>Rejection Ratio     | (Note 7)                                      |                        | 80     | 100        |     | 70    | 90         |     | dB     |
|                            | Supply Current                        |                                               |                        |        | 0.6        | 0.8 |       | 0.6        | 1.0 | mA     |

| Symbol         | Parameter                          | Conditions                                             | LF444A |      |     | LF444 |      |     | Units  |
|----------------|------------------------------------|--------------------------------------------------------|--------|------|-----|-------|------|-----|--------|
|                |                                    |                                                        | Min    | Тур  | Max | Min   | Тур  | Max | onits  |
|                | Amplifier-to-Amplifier<br>Coupling |                                                        |        | -120 |     |       | -120 |     | dB     |
| SR             | Slew Rate                          | $V_{S} = \pm 15V, T_{A} = 25^{\circ}C$                 |        | 1    |     |       | 1    |     | V/µs   |
| GBW            | Gain-Bandwidth Product             | $V_{S} = \pm 15V, T_{A} = 25^{\circ}C$                 |        | 1    |     |       | 1    |     | MHz    |
| e <sub>n</sub> | Equivalent Input Noise Voltage     | $T_{A} = 25^{\circ}C, R_{S} = 100\Omega,$<br>f = 1 kHz |        | 35   |     |       | 35   |     | nV/√Hz |
| in             | Equivalent Input Noise Current     | T <sub>A</sub> = 25°C, f = 1 kHz                       |        | 0.01 |     |       | 0.01 |     | pA/√H: |

Note 1: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage.

Note 2: Any of the amplifier outputs can be shorted to ground indefinitely, however, more than one should not be simultaneously shorted as the maximum junction temperature will be exceeded.

Note 3: For operating at elevated temperature, these devices must be derated based on a thermal resistance of  $\theta_{jA}$ .

Note 4: The LF444A is available in both the commercial temperature range  $0^{\circ}C \le T_A \le 70^{\circ}C$  and the military temperature range  $-55^{\circ}C \le T_A \le 125^{\circ}C$ . The LF444 is available in the commercial temperature range only. The temperature range is designated by the position just before the package type in the device number. A "C" indicates the commercial temperature range and an "M" indicates the military temperature range. The military temperature range is available in "D" package only.

Note 5: Unless otherwise specified the specifications apply over the full temperature range and for  $V_S = \pm 20V$  for the LF444A and for  $V_S = \pm 15V$  for the LF444.  $V_{OS}$ ,  $I_B$ , and  $I_{OS}$  are measured at  $V_{CM} = 0$ .

Note  $\hat{e}$ : The input bias currents are junction leakage currents which approximately double for every 10°C increase in the junction temperature, T<sub>j</sub>. Due to limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, P<sub>D</sub>. T<sub>j</sub> = T<sub>A</sub> +  $\theta_{jA}P_{D}$  where  $\theta_{jA}$  is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum.

Note 7: Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously in accordance with common practice from  $\pm$  15V to  $\pm$ 5V for the LF444 and from  $\pm$ 20V to  $\pm$ 5V for the LF444A.

Note 8: Refer to RETS444X for LF444MD military specifications.

Note 9: Max. Power Dissipation is defined by the package characteristics. Operating the part near the Max. Power Dissipation may cause the part to operate outside guaranteed limits.

Note 10: Human body model, 1.5 k $\Omega$  in series with 100 pF.

# **Typical Performance Characteristics**







### **Application Hints**

This device is a quad low power op amp with JFET input devices (BI-FET<sup>TM</sup>). These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit.

Exceeding the negative common-mode limit on either input will force the output to a high state, potentially causing a reversal of phase to the output. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode.

Exceeding the positive common-mode limit on a single input will not change the phase of the output; however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state.

The amplifiers will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3V of the negative supply, an increase in input offset voltage may occur.

Each amplifier is individually biased to allow normal circuit operation with power supplies of  $\pm 3.0V$ . Supply voltages less than these may degrade the common-mode rejection and restrict the output voltage swing.

**Typical Application** 

The amplifiers will drive a 10 k $\Omega$  load resistance to  $\pm$ 10V over the full temperature range. If the amplifier is forced to drive heavier load currents, however, an increase in input offset voltage may occur on the negative voltage swing and finally reach an active current limit on both positive and negative swings.

Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit.

As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground.

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to AC ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant.











National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications