## Throughput Considerations In NS405 System Planning

National Semiconductor Application Brief 14 James Murashige February 1984



hroughput Considerations In NS405 System Planning

The intricate timing relationships inherent in video generation require that a designer have a firm grasp of the fundamentals of NS405 operation in order to achieve his design objectives. Towards this end the key facets of NS405 operation will be examined and examples given.

The NS405 is a complete video controller that reads in video data, processes it and outputs it to a CRT. Given this, one may derive all essential operating parameters from the following two statements:

- 1. You must be able to read in video data faster than you output it.
- 2. Video data accesses are based on the CPU cycle which in turn is based on the crystal or dot clock.

Application of these two statements immediately leads to a limitation on the character cell width as follows:

if f=crystal frequency or dot clock

then (f  $\div$  1)  $\div$  15 or (f  $\div$  1.5)  $\div$  15 = CPU Instruction Execution Clock Frequency

Since there are three video data accesses each CPU Instruction Execution cycle, there are 3 \*  $(f \div 1) \div 15$  or 3 \*  $(f \div 1.5) \div 15$  video data accesses per second.

if w=dot width of character cell then  $f \div w=number$  of character cells being displayed per second.

Statement 1 says that video data accesses/sec  $\geq$  display characters/sec

| for CPU Clock ÷ 1 | for CPU Clock ÷ 1.5 |
|-------------------|---------------------|
| 3 * (f÷1)÷15≥f÷w  | 3 * (f÷1.5)÷15≥f÷w  |
| f÷5≥f÷w           | (3 * f)÷22.5≥f÷w    |
| $1/_{5} \ge 1/w$  | 3/22.5≥1/w          |
| w≥5               | w≥7.5               |

So depending on the CPU clock divide factor ( $\div 1$  or  $\div 1.5$ ) the character cell width must be a minimum as shown.

Cell width also impacts CPU throughput since both the CPU and Video controller vie for video memory access through the DMA controller. The rules of access are simple and straightforward. The Video Controller gets as many of the accesses as it needs with the CPU getting any left over. The maximum access rate as already shown is  $f \div 5$  or  $f \div 7.5$ depending on the CPU clock divide. If the CPU attempts a video memory access when things are very busy it will be put into a wait state and remain frozen until things clear up. Of course, no display characters are necessary when the display is blanked, so during the horizontal and vertical retrace periods the CPU has unlimited access to video memory.

Normally, the CPU doesn't have to wait until horizontal retrace to get into video memory, but exactly how often it can get in during a display line requires analysis of the worst case video requirements.

Since the results can vary dramatically depending on the parameters chosen, two typical cases will be presented.

I. With a dot clock of 18 MHz the display line consists of 80 character cells, 9 dots across. Since the CPU clock divide must be 1.5 the video memory access rate is 18 MHz  $\div$  7.5 = 2.4 MHz.

© 1995 National Semiconductor Corporation TL/C/5730

To display one line requires  $(9 \times 80)/18$  MHz = 40 us. In one line time there are 2.4 MHz $\times$ 40 us=96 video memory accesses. Of the 96. 80 are required for the characters displayed in the line leaving 16 available for the CPU. This is an average of one every six video memory accesses or once every two CPU instruction cycles. This would be fine since all CPU video memory. instructions require two instruction cycles to execute anyway. However, in addition to the DMA controller the video circuits also employ a four level FIFO to insure a smooth data flow. The FIFO is normally kept full at four in which case it stops accessing video data and allows the CPU to have all the accesses. However, the FIFO can drop down quite far before starting to fill up again by taking all of the video memory accesses. The net effect is that instead of being evenly distributed, the accesses available to the CPU are clumped together with long gaps between clumps. Taking the worst case condition of the FIFO being completely empty and having to fill to four by taking the accesses which the CPU could have gotten, the longest gap is  $(4 \times 6) + 5 = 29$  accesses  $\approx 10$ CPU instruction cycles. Generally speaking this tends to happen towards the middle of a line since the FIFO is filled prior to the start of a line and tries to end a line empty. In fact, accesses for video are performed up to the second to the last display character. The FIFO prefetch for the next line is performed shortly after horizontal blanking starts.

II. If the dot clock is now 12 MHz with a display line of 80 character cells 7 dots across the CPU clock divide can be 1.

The video memory access rate is 12 MHz ÷ 5=2.4 MHz. To do one line requires (7×80)/12 MHz=46.7 us. In one line time there are 2.4 MHz×46.7 us=112 video memory accesses. Of the 112, 32 are now available to the CPU. This averages out to one every 3.5. Figuring the FIFO in, the worst case wait for the CPU becomes (4×3.5)+2.5=16.5 accesses ≈6 CPU instruction cycles. A significant improvement over the first example.

In general, to maximize CPU access to video memory one must maximize the average number of "free" accesses during the display time. The number of free accesses as a fraction of the total number available is:

(w-5d)/w Where w = character cell dot width

d=CPU divide factor of 1 or 1.5

As can be seen, throughput performance depends entirely on the cell width and CPU clock divide. To maximize performance one would try to choose a large w and a d of 1. Applying the delay imposed by the four level FIFO, the maximum CPU delay in accessing video memory becomes =

(4w+5d)/(w-5d) Memory cycles



RRD-B30M105/Printed in U. S. A

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| National Semiconductor | National Semiconductor              | National Semiconductor      | National Semiconductor |
|------------------------|-------------------------------------|-----------------------------|------------------------|
| Corporation            | Europe                              | Hong Kong Ltd.              | Japan Ltd.             |
| 1111 West Bardin Road  | Fax: (+49) 0-180-530 85 86          | 13th Floor, Straight Block, | Tel: 81-043-299-2309   |
| Arlington, TX 76017    | Email: cnjwge@tevm2.nsc.com         | Ocean Centre, 5 Canton Rd.  | Fax: 81-043-299-2408   |
| Tel: 1(800) 272-9959   | Deutsch Tel: (+49) 0-180-530 85 85  | Tsimshatsui, Kowloon        |                        |
| Fax: 1(800) 737-7018   | English Tel: (+49) 0-180-532 78 32  | Hong Kong                   |                        |
|                        | Français Tel: (+49) 0-180-532 93 58 | Tel: (852) 2737-1600        |                        |
|                        | Italiano Tel: (+49) 0-180-534 16 80 | Fax: (852) 2736-9960        |                        |
|                        |                                     |                             |                        |

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.