

# UM8326/8326B

# Floppy Disk Data Separator (FDDS)



### **Features**

- Performs complete data separation function for floppy disk drives
- Separates FM or MFM encoded data from any magnetic media
- Eliminates several SSI and MSI devices normally used for data separation
- No critical adjustments required
- Compatible with standard microsystems' FDC 1791,
   FDC 1793 and other floppy disk controllers
- Small 8-pin dual-in-line package
- +5 Volt only power supply
- TTL compatible inputs and outputs

## **General Description**

The Floppy Disk Data Separator provides a low cost solution to the problem of converting a single stream of pulses from a floppy disk drive into separate clock and data inputs for a Floppy Disk Controller.

The FDDS consists primarily of a clock divider, a long-term timing corrector, a short-term timing corrector, and reclocking circuitry. Sypplied in an 8-pin Dual-in-Line

package to save board real estate, the FDDS operates on +5 volts only and is TTL compatible on all inputs and outputs.

The UM8326 is available in two versions; the UM8326, which is intended for 5% disks and the UM8326B for 5% and 8% disks.





## **Absolute Maximum Ratings\***

| Operating Temperature Range 0°C to +70°C            |
|-----------------------------------------------------|
| Storage Temperature Range –55°C to + 150°C          |
| Positive Voltage on any Pin, with respect to ground |
| + 8.0V                                              |
| Negative Voltage on any Pin, with respect to ground |
| 0.3V                                                |

#### Note:

When powering this device from laboratory or system power supplies, it is important that the Absolute Maximum Ratings not be exceeded or device failure can result. Some power supplies exhibit voltage spikes or "glitches" on their

outputs when the AC power is switched on and off. In addition, voltage transients on the AC power line may appear on the DC output. If this possibility exists it is suggested that a clamp circuit be used.

### \*Comments

Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied.

### **Electrical Characteristics**

D.C. CHARACTERISTICS ( $T_A = 0^{\circ}$ C to  $70^{\circ}$ C,  $V_{DD} = +5V \pm 5\%$ , unless otherwise noted)

| Parameter                  | Min.  | Тур. | Max. | Units | Conditions                            |
|----------------------------|-------|------|------|-------|---------------------------------------|
| INPUT VOLTAGE LEVELS       |       |      |      |       | -                                     |
| Low Level VIL              |       |      | 0.8  | V     | ·                                     |
| High Level V <sub>IH</sub> | 2.0   |      |      | V     | ,                                     |
| OUTPUT VOLTAGE LEVELS      |       |      |      | ,     |                                       |
| Low Level VOL              |       |      | 0.4  | V     | I <sub>OL</sub> = 1.6 mA              |
| High Level V <sub>OH</sub> | 2.4   |      |      | V V   | $I_{OH} = -100\mu A$                  |
| INPUT CURRENT              |       |      |      |       |                                       |
| Leakage I <sub>IL</sub>    |       |      | 10   | μΑ    | O ≤ V <sub>IN</sub> ≤ V <sub>DD</sub> |
| INPUT CAPACITANCE          | ,   ' |      |      |       |                                       |
| All Inputs                 |       |      | 10   | pF    |                                       |
| POWER SUPPLY CURRENT       |       |      |      |       |                                       |
| I <sub>DD</sub>            |       |      | 60   | mA    |                                       |

### A.C. CHARACTERISTICS

| Symbol            | Parameter                  | Min. | Тур. | Max. | Units | Conditions |
|-------------------|----------------------------|------|------|------|-------|------------|
| fcY               | REFCLK Frequency           | 0.2  |      | 4.3  | MHz   | UM8326     |
| f <sub>CY</sub>   | REFCLK Frequency           | 0.2  |      | 8.3  | MHz   | UM8326B    |
| <sup>t</sup> CKH  | REFCLK High Time           | 50   |      | 2500 | ns    |            |
| <sup>t</sup> CKL  | REFCLK Low Time            | 50   |      | 2500 | ns    |            |
| t <sub>SDON</sub> | REFCLK to SEPD "ON" Delay  |      | 100  |      | ns    |            |
| tSDOFF            | REFCLK to SEPD "OFF" Delay |      | 100  |      | ns    |            |
| t <sub>SPCK</sub> | REFCLK to SEPCLK Delay     |      |      | 100  | ns    |            |
| <sup>t</sup> oll  | DSKD Active Low Time       | 0.1  | ,    | 100  | μs    |            |
| <sup>t</sup> olh  | DSKD Active High Time      | 0.2  |      | 100  | μs    |            |



### Pin Description

| Pin No. | Name            | Symbol          | Function                                                                                                                                    |  |  |  |  |
|---------|-----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1       | Disk Data       | DSKD            | Data input signal direct from disk drive. Contains combined clock and data waveform.                                                        |  |  |  |  |
| 2       | Separated Clock | SEPCLK          | Clock signal output from the FDDS derived from floppy disk drive serial bit stream.                                                         |  |  |  |  |
| 3       | Reference Clock | REFCLK          | Reference clock input                                                                                                                       |  |  |  |  |
| 4       | Ground          | GND             | Ground                                                                                                                                      |  |  |  |  |
| 5, 6    | Clock Divisor   | CD0<br>CD1      | CD0 and CD1 control the internal clock divider circuit. The internal clock is a submultiple of the REFCLK according to the following table: |  |  |  |  |
|         | ,               |                 | CD1 CD0 Divisor 0 0 1 0 1 2 1 0 4 1 -1 8                                                                                                    |  |  |  |  |
| 7 .     | Separated Data  | SEPD            | SEPD is the data output of the FDDS                                                                                                         |  |  |  |  |
| 8       | Power Supply    | V <sub>DD</sub> | +5 volt power supply                                                                                                                        |  |  |  |  |

## **Operational Description**

A reference clock (REFCLK) of between 2 and 8 MHz is divided by the FDDS to provide an internal clock. The division ratio is selected by inputs CD0 and CD1. The reference clock and division ratio should be chosen per table 1.

The FDDS detects the leading edges of the disk data pulses and adjusts the phase of the internal clock to provide the SEPARATED CLOCK output.

Separate short and long term timing correctors assure accurate clock separation.

The internal clock frequency is nominally 16 times the SEPCLK frequency. Depending on theinternal timing correction, the internal clock may be a minimum of 12 times to a maximum of 22 times the SEPCLK frequency.

The reference clock (REFCLK) is divided to provide the internal clock according to pins CD0 and CD1.

Table 1. Clock Divider Selection Table

| Drive<br>(8" or 5¼") | Density<br>(DD or SD) | REFCLK<br>MHz | CD1 | CD0 | Remarks           |
|----------------------|-----------------------|---------------|-----|-----|-------------------|
| 8                    | ·DD                   | 8             | 0   | 0   | )                 |
| 8                    | SD                    | 8             | 0   | 1   | Select either one |
| 8                    | SD                    | 4             | 0   | . 0 | J                 |
| 5¼                   | DD ·                  | 8             | 0   | 1   | Select either one |
| 5¼                   | DD                    | 4             | 0   | 0   |                   |
| 5¼                   | SD                    | 8             | 1   | 0   | 1                 |
| 5¼                   | SD                    | 4             | 0   | 1   | Select any one    |
| 5¼                   | SD                    | 2             | 0   | 0   | ' ]               |



### Timing Diagram (1)



## Timing Diagram (2)



Typical System Configuration (5¼" Drive, Double Density)





## Comparison of Data Separator (UM9228-1, UM8329, UM8326)

## PINOUT'COMPARISON

| Function                                                                                     | UM9228-1                                    | UM8329                                                    | UM8326                         | Remarks        |
|----------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------|--------------------------------|----------------|
| Power Supply:<br>V <sub>CC</sub><br>V <sub>SS</sub>                                          | Pin 3 V <sub>CC</sub><br>13 V <sub>SS</sub> | Pin 20 V <sub>CC</sub><br>10 Ground                       | Pin 8 V <sub>DD</sub><br>4 GND |                |
| Precompensation: EARLY LATE Amount Control                                                   | 9 EARLY<br>8 LATE<br>                       | 13 EARLY<br>14 LATE<br>17 PO<br>18 P1<br>19 P2            |                                | See B          |
| Read Data:<br>From FDD<br>To FDC<br>Data Row                                                 | 1 RD<br>5 SD<br>7 DW                        | 1 DSKD<br>6 SPED<br>5 SEPCLK                              | 1 DSKD<br>7 SPED<br>2 SEPCLK   |                |
| Write Data: From FDC To FDD Write Enable Write Clock 179X/765MODE Density  MASTER CLK to FDC | 10 WD 12 WDOUT 11 WEN 17 WCLK 18 FCLK       | 12 WDIN 7 WDOUT 9 CLKOUT 2 FDCSEL 3 MINI 4 DENS 8 HLT/CLK | 5 CD0<br>6 CD1                 | Sec C<br>See D |
| Extermal Clock I/P                                                                           | 19 CLKIN                                    | 11 XTAL/CLKIN                                             | 3 REFCLK                       |                |
| TEST                                                                                         |                                             | 16 TEST                                                   |                                |                |
| 179X/MODE ESP                                                                                |                                             | 15 HLD                                                    |                                |                |
| DMA                                                                                          | 16 DRO<br>15 BACK<br>14 DROO/P              |                                                           |                                | See E          |
| VFO                                                                                          | 2 PROR<br>4 PFDV<br>6 VCOIN                 |                                                           |                                | See F          |
| VCO SYN                                                                                      | 20 VCOSNC                                   |                                                           |                                |                |

### TIME PRECOMPENSATION

It is a more advanced function to solve "peak Shift" problem. UM9228-1 defines compensation time to be 250ns according to IBM PC design. UM8329's compensation time is programmable, yet UM8326 does not have this function.

### WRITE DATA

UM9228-1 and UM8329 have write data function in IC, but UM8326 does not; and UM9228-1 has the "write enable" pin to guarantee write function unfail.

#### MODE SELECT

UM8329 and UM8326 allow user to select different FDCs

and to interface different FDCs; but UM9228-1 is especially used in 5½ FDD (MFM coding) interface.

## DMA MODE

UM9228-1 can accept DMA request and define the delay time between two different DMA requests to be 5  $\mu$ s to guarantee system can work normally.

## VFO CIRCUIT

Because UM9228-1 does not have VFO and PLL circuit, user must combine MC4024 and MC4044 to build a complete data separator. Please see UM9228-1 application circuit intensively.

## Ordering Information

| Part Number | Frequency Option | Package Type |
|-------------|------------------|--------------|
| UM8326      | 4MHz             | Plastic      |
| UM8326B     | 8 MHz            | Plastic      |