SCES095 - MARCH 1997
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of TexasInstruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
EPIC and Widebus are trademarks of Texas Instruments Incorporated.
This 12-bit universal bus driver is designed for 3-V to 3.6-V VCC operation.
The SN74ALVCH16903 has dual outputs and can operate as a buffer or
an edge-triggered register. In both modes, parity is checked on APAR,
which arrives one cycle after the data to which it applies. The
output, which is produced one cycle
after APAR, is open drain.
MODE selects one of the two data paths. When MODE is low, the
device operates as an edge-triggered register. On the positive
transition of the clock (CLK) input and when the clock-enable (
) input is low, data set up at the
A inputs is stored in the internal registers. On the positive
transition of CLK and when
is
high, only data set up at the 9A-12A inputs is stored in their
internal registers. When MODE is high, the device operates as a
buffer and data at the A inputs passes directly to the outputs.
11A/
serves a dual
purpose; it acts as a normal data bit and also enables
data to be clocked into the
output register.
When used as a single device, parity output enable
must be tied high; when parity
input/output (PARI/O) is low, even parity is selected and when PARI/O
is high, odd parity is selected. When used in pairs and
is low, the parity sum is output
on PARI/O for cascading to the second SN74ALVCH16903. When used in
pairs and
is high,
PARI/O accepts a partial parity sum from the first SN74ALVCH16903.
A buffered output-enable (
) input can be used to place the 24 outputs and
in either a normal logic state
(high or low logic levels) or a high-impedance state. In the
high-impedance state, the outputs neither load nor drive the bus
lines significantly. The high-impedance state and increased drive
provide the capability to drive bus lines without need for interface
or pullup components.
does not affect
the internal operation of the device. Old data can be retained or new
data can be entered while the outputs are in the high-impedance
state.
To ensure the high-impedance state during power up or power down,
should be tied
to VCC through a pullup resistor; the minimum value of the
resistor is determined by the current-sinking capability of the
driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
The SN74ALVCH16903 is characterized for operation from 0°C to 70°C.